

# Integrated, Dual RF Transceiver with Observation Path

AD9371 **Data Sheet** 

### **FEATURES**

Dual differential transmitters (Tx) Dual differential receivers (Rx) Observation receiver (ORx) with 2 inputs Sniffer receiver (SnRx) with 3 inputs Tunable range: 300 MHz to 6000 MHz Tx synthesis bandwidth (BW) to 250 MHz

Rx BW: 8 MHz to 100 MHz

Supports frequency division duplex (FDD) and time division

duplex (TDD) operation

Fully integrated independent fractional-N radio frequency (RF) synthesizers for Tx, Rx, ORx, and clock generation

JESD204B digital interface

#### **APPLICATIONS**

3G/4G micro and macro base stations (BTS) 3G/4G multicarrier picocells FDD and TDD active antenna systems Microwave, nonline of sight (NLOS) backhaul systems

#### **GENERAL DESCRIPTION**

The AD9371 is a highly integrated, wideband RF transceiver offering dual channel transmitters and receivers, integrated synthesizers, and digital signal processing functions. The IC delivers a versatile combination of high performance and low power consumption required by 3G/4G micro and macro BTS equipment in both FDD and TDD applications. The AD9371 operates from 300 MHz to 6000 MHz, covering most of the licensed and unlicensed cellular bands. The IC supports receiver bandwidths up to 100 MHz. It also supports observation receiver and transmit synthesis bandwidths up to 250 MHz to accommodate digital correction algorithms.

The transceiver consists of wideband direct conversion signal paths with state-of-the-art noise figure and linearity. Each complete receiver and transmitter subsystem includes dc offset correction, quadrature error correction (QEC), and programmable digital filters, eliminating the need for these functions in the digital baseband. Several auxiliary functions such as an auxiliary analogto-digital converter (ADC), auxiliary digital-to-analog converters (DACs), and general-purpose input/outputs (GPIOs) are integrated to provide additional monitoring and control capability.

An observation receiver channel with two inputs is included to monitor each transmitter output and implement interference mitigation and calibration applications. This channel also connects to three sniffer receiver inputs that can monitor radio activity in different bands.

**Document Feedback** Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## FUNCTIONAL BLOCK DIAGRAM AD9371 DECIMATION. RX1 RX2 pFIR, DC OFFSET QEC, TUNING, RSSI, OVERLOAD RX EXTLO RX EXTLO-TX1 TX2 TX EXTLO+ TX EXTLO-AUXADC AUXDAC LO GENERATOR CLOCK GENERATOR ORX2 SNRXA DECIMATION pFIR, AGC, DC OFFSET, SNRXA-SNRXB+ SNRXB-QEC, TUNING, SNRXC+ OVERLOAD NOTES 1. FOR JESD204B PINS, SEE FIGURE 4.

Figure 1.

The high speed JESD204B interface supports lane rates up to 6144 Mbps. Four lanes are dedicated to the transmitters and four lanes are dedicated to the receiver and observation receiver channels.

The fully integrated phase-locked loops (PLLs) provide high performance, low power fractional-N frequency synthesis for the transmitter, the receiver, the observation receiver, and the clock sections. Careful design and layout techniques provide the isolation demanded in high performance base station applications. All voltage controlled oscillator (VCO) and loop filter components are integrated to minimize the external component count.

A 1.3 V supply is required to power the core of the AD9371, and a standard 4-wire serial port controls it. Other voltage supplies provide proper digital interface levels and optimize transmitter and auxiliary converter performance. The AD9371 is packaged in a 12 mm × 12 mm, 196-ball chip scale ball grid array (CSP\_BGA).

| <b>TABLE</b> | 0F | COI | NTE | NTS |
|--------------|----|-----|-----|-----|
|--------------|----|-----|-----|-----|

| Features                                              | 5.5 GHz Band                                            | 46 |
|-------------------------------------------------------|---------------------------------------------------------|----|
| Applications1                                         | Theory of Operation                                     | 54 |
| General Description1                                  | Transmitter (Tx)                                        | 54 |
| Functional Block Diagram 1                            | Receiver (Rx)                                           | 54 |
| Revision History                                      | Observation Receiver (ORx)                              | 54 |
| Specifications                                        | Sniffer Receiver (SnRx)                                 | 54 |
| Current and Power Consumption Specifications9         | Clock Input                                             | 54 |
| Timing Specifications                                 | Synthesizers                                            | 55 |
| Absolute Maximum Ratings                              | Serial Peripheral Interface (SPI) Interface             | 55 |
| Reflow Profile12                                      | GPIO_x AND GPIO_3P3_x Pins                              | 55 |
| Thermal Resistance                                    | Auxiliary Converters                                    | 55 |
| ESD Caution                                           | JESD204B Data Interface                                 | 55 |
| Pin Configuration and Function Descriptions           | Power Supply Sequence                                   |    |
| Typical Performance Characteristics                   | JTAG Boundary Scan                                      |    |
| 700 MHz Band 16                                       | Outline Dimensions                                      |    |
| 2.6 GHz Band                                          | Ordering Guide                                          | 57 |
| 3.5 GHz Band                                          |                                                         |    |
| REVISION HISTORY                                      |                                                         |    |
| 3/2017—Rev. A to Rev. B                               | Changes to Figure 105 Caption                           | 33 |
| Change to Table 16                                    | Changes to Figure 107 Caption                           |    |
| Deleted Figure 230 through Figure 239; Renumbered     | Changes to Figure 115 Caption and Figure 116 Caption    | 35 |
| Sequentially55                                        | Changes to Figure 141 Caption                           | 40 |
| Changes to Sniffer Receiver (SnRx) Section 55         | Changes to Figure 164 Caption                           | 43 |
|                                                       | Changes to Figure 166 Caption                           |    |
| 11/2016—Rev. 0 to Rev. A                              | Changes to Figure 174 Caption and Figure 175            |    |
| Changes to Table 16                                   | Changes to Figure 194 and Figure 199 Caption            |    |
| Changes to Table 29                                   | Changes to Figure 222 Caption                           |    |
| Changes to L3, L4 Description Column, Table 6; M3, M4 | Changes to Figure 224 Caption                           |    |
| Description Column, Table 6; and M13, M14 Description | Added Figure 230 to Figure 235; Renumbered Sequentially |    |
| Column, Table 6                                       | Added Figure 236 to Figure 239                          |    |
| Changes to Figure 46 Caption                          | Added External LO Inputs Section                        | 58 |
| Changes to Figure 48 Caption                          |                                                         |    |
| Changes to Figure 56 Caption and Figure 57 Caption    | 7/2016—Revision 0: Initial Version                      |    |
| Changes to Figure 82 Caption                          |                                                         |    |

## **SPECIFICATIONS**

Electrical characteristics at ambient temperature range, VDDA\_SER = 1.3 V, VDDA\_DES = 1.3 V, JESD\_VTT\_DES = 1.3 V, VDDA\_ $1P3^1 = 1.3 \text{ V}$ , VDIG = 1.3 V, VDDA\_1P8 = 1.8 V, VDD\_IF = 2.5 V, and VDDA\_3P3 = 3.3 V; all RF specifications based on measurements that include printed circuit board (PCB) and matching circuit losses, unless otherwise noted.

Table 1.

| Parameter                                                                                 | Symbol | Min | Тур   | Max  | Unit                  | Test Conditions/Comments                                                                               |
|-------------------------------------------------------------------------------------------|--------|-----|-------|------|-----------------------|--------------------------------------------------------------------------------------------------------|
| TRANSMITTERS (Tx)                                                                         |        |     |       |      |                       |                                                                                                        |
| Center Frequency                                                                          |        | 300 |       | 6000 | MHz                   |                                                                                                        |
| Tx Large Signal Bandwidth (BW)                                                            |        |     |       | 100  | MHz                   |                                                                                                        |
| Tx Synthesis BW <sup>2</sup>                                                              |        |     |       | 250  | MHz                   | Wider bandwidth for use in digital processing algorithms                                               |
| BW Flatness                                                                               |        |     | ±0.5  |      | dB                    | 250 MHz BW, compensated<br>by programmable finite<br>infinite response (FIR) filter                    |
|                                                                                           |        |     | ±0.15 |      | dB                    | Any 20 MHz BW span,<br>compensated by<br>programmable FIR filter                                       |
| Deviation from Linear Phase                                                               |        |     | 10    |      | Degrees               | 250 MHz BW                                                                                             |
| Power Control Range                                                                       |        | 0   |       | 42   | dB                    | Increased calibration time,<br>reduced QEC <sup>3</sup> , LOL <sup>4</sup><br>performance beyond 20 dB |
| Power Control Resolution                                                                  |        |     | 0.05  |      | dB                    |                                                                                                        |
| ACLR <sup>5</sup> (Four Universal Mobile<br>Telecommunications System<br>(UMTS) Carriers) |        |     |       |      |                       | -11.2 dBFS rms, 0 dB RF attenuation                                                                    |
| 700 MHz Local Oscillator (LO)                                                             |        |     | -64   |      | dB                    |                                                                                                        |
| 2600 MHz LO                                                                               |        |     | -64   |      | dB                    |                                                                                                        |
| 3500 MHz LO                                                                               |        |     | -63   |      | dB                    |                                                                                                        |
| 5500 MHz LO                                                                               |        |     | -61   |      | dB                    |                                                                                                        |
| In-Band Noise                                                                             |        |     | -155  |      | dBFS <sup>6</sup> /Hz |                                                                                                        |
| Tx to Tx Isolation                                                                        |        |     |       |      |                       |                                                                                                        |
| 700 MHz LO                                                                                |        |     | 70    |      | dB                    |                                                                                                        |
| 2600 MHz LO                                                                               |        |     | 65    |      | dB                    |                                                                                                        |
| 3500 MHz LO                                                                               |        |     | 65    |      | dB                    |                                                                                                        |
| 5500 MHz LO                                                                               |        |     | 65    |      | dB                    |                                                                                                        |
| Image Rejection                                                                           |        |     |       |      |                       | Up to 20 dB RF attenuation,<br>within large signal BW,<br>QEC <sup>3</sup> active                      |
| 700 MHz LO                                                                                |        |     | 65    |      | dB                    |                                                                                                        |
| 2600 MHz LO                                                                               |        |     | 65    |      | dB                    |                                                                                                        |
| 3500 MHz LO                                                                               |        |     | 65    |      | dB                    |                                                                                                        |
| 5500 MHz LO                                                                               |        |     | 50    |      | dB                    |                                                                                                        |
| Maximum Output Power                                                                      |        |     |       |      |                       | 0 dBFS, 1 MHz signal input,<br>50 Ω load, 0 dB RF attenuation                                          |
| 700 MHz LO                                                                                |        |     | 7     |      | dBm                   |                                                                                                        |
| 2600 MHz LO                                                                               |        |     | 7     |      | dBm                   |                                                                                                        |
| 3500 MHz LO                                                                               |        |     | 6     |      | dBm                   |                                                                                                        |
| 5500 MHz LO                                                                               |        |     | 4     |      | dBm                   |                                                                                                        |
| Output Third-Order Intercept Point                                                        | OIP3   |     |       |      |                       | –5 dBFS rms, 0 dB RF attenuation                                                                       |
| 700 MHz LO                                                                                |        |     | 27    |      | dBm                   |                                                                                                        |
| 2600 MHz LO                                                                               |        |     | 27    |      | dBm                   |                                                                                                        |
| 3500 MHz LO                                                                               |        |     | 25    |      | dBm                   |                                                                                                        |
| 5500 MHz LO                                                                               |        |     | 25    |      | dBm                   |                                                                                                        |

| Parameter                                       | Symbol | Min | Тур             | Max  | Unit              | <b>Test Conditions/Comments</b>                                                                                                                 |
|-------------------------------------------------|--------|-----|-----------------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Carrier Leakage                                 |        |     |                 |      | IDE64             | After calibration, LOL<br>correction active, CW <sup>7</sup> input<br>signal, 3 dB RF and 3 dB digital<br>attenuation, 40 kHz<br>measurement BW |
| 700 MHz LO                                      |        |     | -81             |      | dBFS <sup>6</sup> |                                                                                                                                                 |
| 2600 MHz LO                                     |        |     | -81             |      | dBFS <sup>6</sup> |                                                                                                                                                 |
| 3500 MHz LO                                     |        |     | -81             |      | dBFS <sup>6</sup> |                                                                                                                                                 |
| 5500 MHz LO                                     |        |     | <del>-</del> 75 |      | dBFS <sup>6</sup> |                                                                                                                                                 |
| Error Vector Magnitude (3GPP<br>Test Signals)   | EVM    |     |                 |      |                   | Long-term evolution (LTE)<br>20 MHz downlink,<br>5 dB RF attenuation                                                                            |
| 700 MHz LO                                      |        |     | -45             |      | dB                |                                                                                                                                                 |
| 2600 MHz LO                                     |        |     | -39             |      | dB                |                                                                                                                                                 |
| 3500 MHz LO                                     |        |     | -38.5           |      | dB                |                                                                                                                                                 |
| 5500 MHz LO                                     |        |     | -37.5           |      | dB                |                                                                                                                                                 |
| Output Impedance                                |        |     | 50              |      | Ω                 | Differential                                                                                                                                    |
| RECEIVERS (Rx)                                  |        |     |                 |      | ==                |                                                                                                                                                 |
| Center Frequency                                |        | 300 |                 | 6000 | MHz               |                                                                                                                                                 |
| Gain Range                                      |        | 0   |                 | 30   | dB                |                                                                                                                                                 |
| Analog Gain Step                                |        |     | 0.5             |      | dB                |                                                                                                                                                 |
| BW Ripple                                       |        |     | ±0.5            |      | dB                | 100 MHz BW, compensated by programmable FIR filter                                                                                              |
|                                                 |        |     | ±0.2            |      | dB                | Any 20 MHz span,<br>compensated by<br>programmable FIR filter                                                                                   |
| Rx Bandwidth                                    |        | 8   |                 | 100  | MHz               | Analog low-pass filter (LPF)<br>BW is 20 MHz minimum,<br>programmable FIR BW<br>configurable over the entire<br>range                           |
| Rx Alias Band Rejection                         |        | 75  |                 |      | dB                | Due to digital filters                                                                                                                          |
| Maximum Recommended Input<br>Power <sup>8</sup> |        |     | -14             |      | dBm               | Input is a CW <sup>7</sup> signal at a 0 dB attenuation setting; this level increases decibel for decibel with attenuation                      |
| Noise Figure                                    | NF     |     |                 |      |                   | Maximum Rx gain, at<br>Rx port, matching losses<br>de-embedded                                                                                  |
| 700 MHz LO                                      |        |     | 12              |      | dB                |                                                                                                                                                 |
| 2600 MHz LO                                     |        |     | 13.5            |      | dB                |                                                                                                                                                 |
| 3500 MHz LO                                     |        |     | 14              |      | dB                |                                                                                                                                                 |
| 5500 MHz LO                                     |        |     | 18              |      | dB                |                                                                                                                                                 |
| Input Third-Order Intercept Point               | IIP3   |     |                 |      |                   | Maximum Rx gain, third-<br>order intermodulation (IM3)<br>1 MHz offset from LO                                                                  |
| 700 MHz LO                                      |        |     | 22              |      | dBm               |                                                                                                                                                 |
| 2600 MHz LO                                     |        |     | 22              |      | dBm               |                                                                                                                                                 |
| 3500 MHz LO                                     |        |     | 20              |      | dBm               |                                                                                                                                                 |
| 5500 MHz LO                                     |        |     | 20              |      | dBm               |                                                                                                                                                 |
| Input Second-Order Intercept<br>Point           | IIP2   |     |                 |      |                   | Maximum Rx gain, second-<br>order intermodulation (IM2)<br>1 MHz offset from LO                                                                 |
| 700 MHz LO                                      |        |     | 65              |      | dBm               |                                                                                                                                                 |
| 2600 MHz LO                                     |        |     | 65              |      | dBm               |                                                                                                                                                 |
| 3500 MHz LO                                     |        |     | 65              |      | dBm               |                                                                                                                                                 |
| 5500 MHz LO                                     |        |     | 57              |      | dBm               |                                                                                                                                                 |

Rev. B | Page 4 of 57

| Parameter                                                   | Symbol | Min | Тур         | Max  | Unit    | Test Conditions/Comments                                                  |
|-------------------------------------------------------------|--------|-----|-------------|------|---------|---------------------------------------------------------------------------|
| Image Rejection                                             |        |     |             |      |         | QEC <sup>3</sup> active, within Rx BW                                     |
| 700 MHz LO                                                  |        |     | 75          |      | dB      |                                                                           |
| 2600 MHz LO                                                 |        |     | 75          |      | dB      |                                                                           |
| 3500 MHz LO                                                 |        |     | 75          |      | dB      |                                                                           |
| 5500 MHz LO                                                 |        |     | 75          |      | dB      |                                                                           |
| Input Impedance                                             |        |     | 200         |      | Ω       | Differential                                                              |
| Tx1 to Rx1 Signal Isolation and Tx2 to Rx2 Signal Isolation |        |     |             |      |         |                                                                           |
| 700 MHz LO                                                  |        |     | 68          |      | dB      |                                                                           |
| 2600 MHz LO                                                 |        |     | 68          |      | dB      |                                                                           |
| 3500 MHz LO                                                 |        |     | 62          |      | dB      |                                                                           |
| 5500 MHz LO                                                 |        |     | 60          |      | dB      |                                                                           |
| Tx1 to Rx2 Signal Isolation and Tx2 to Rx1 Signal Isolation |        |     |             |      |         |                                                                           |
| 700 MHz LO                                                  |        |     | 70          |      | dB      |                                                                           |
| 2600 MHz LO                                                 |        |     | 70          |      | dB      |                                                                           |
| 3500 MHz LO                                                 |        |     | 62          |      | dB      |                                                                           |
| 5500 MHz LO                                                 |        |     | 60          |      | dB      |                                                                           |
| Rx1 to Rx2 Signal Isolation                                 |        |     |             |      |         |                                                                           |
| 700 MHz LO                                                  |        |     | 60          |      | dB      |                                                                           |
| 2600 MHz LO                                                 |        |     | 60          |      | dB      |                                                                           |
| 3500 MHz LO                                                 |        |     | 60          |      | dB      |                                                                           |
| 5500 MHz LO                                                 |        |     | 60          |      | dB      |                                                                           |
| Rx Band Spurs Referenced to<br>RF Input at Maximum Gain     |        |     | <b>–</b> 95 |      | dBm     | No more than one spur at this level per 10 MHz of Rx                      |
| Rx LO Leakage at Rx Input at                                |        |     |             |      |         | BW; excludes harmonics of the reference clock Leakage decreases decibel   |
| Maximum Gain                                                |        |     |             |      |         | for decibel with attenuation<br>for first 12 dB                           |
| 700 MHz LO                                                  |        |     | -65         |      | dBm     |                                                                           |
| 2600 MHz LO                                                 |        |     | -65         |      | dBm     |                                                                           |
| 3500 MHz LO                                                 |        |     | -62         |      | dBm     |                                                                           |
| 5500 MHz LO                                                 |        |     | -62         |      | dBm     |                                                                           |
| OBSERVATION RECEIVER (ORx)                                  |        |     |             |      |         |                                                                           |
| Center Frequency                                            |        | 300 |             | 6000 | MHz     |                                                                           |
| Gain Range                                                  |        | 0   |             | 18   | dB      |                                                                           |
| Analog Gain Step                                            |        |     | 1           |      | dB      |                                                                           |
| BW Ripple                                                   |        |     | ±0.5        |      | dB      | 250 MHz RF BW, compensated by programmable FIR filter                     |
| Deviation from Linear Phase                                 |        |     | 10          |      | Degrees | 250 MHz RF BW                                                             |
| ORx Bandwidth                                               |        |     |             | 250  | MHz     |                                                                           |
| ORx Alias Band Rejection                                    |        | 60  |             |      | dB      | Due to digital filters                                                    |
| Maximum Recommended Input<br>Power <sup>8</sup>             |        |     | -13         |      | dBm     | Input is a CW <sup>7</sup> signal at 0 dB attenuation setting; this level |
|                                                             |        |     |             |      |         | increases decibel for decibel with attenuation                            |
| Signal-to-Noise Ratio <sup>9</sup>                          | SNR    |     |             |      |         | Maximum gain at ORx port                                                  |
| 700 MHz LO                                                  |        |     | 60          |      | dB      |                                                                           |
| 2600 MHz LO                                                 |        |     | 60          |      | dB      |                                                                           |
| 3500 MHz LO                                                 |        |     | 60          |      | dB      |                                                                           |
| 5500 MHz LO                                                 |        |     | 59          |      | dB      | 200 MHz BW, 245.76 MSPS                                                   |

| Parameter                                              | Symbol | Min | Тур  | Max  | Unit | Test Conditions/Comments                                                                                    |
|--------------------------------------------------------|--------|-----|------|------|------|-------------------------------------------------------------------------------------------------------------|
| Input Third-Order Intercept Point                      | IIP3   |     |      |      |      | Maximum ORx gain,<br>IM3 1 MHz offset from LO                                                               |
| 700 MHz LO                                             |        |     | 22   |      | dBm  |                                                                                                             |
| 2600 MHz LO                                            |        |     | 22   |      | dBm  |                                                                                                             |
| 3500 MHz LO                                            |        |     | 18   |      | dBm  |                                                                                                             |
| 5500 MHz LO                                            |        |     | 18   |      | dBm  |                                                                                                             |
| Input Second-Order Intercept<br>Point                  | IIP2   |     |      |      |      | Maximum ORx gain, IM2<br>1 MHz offset from LO                                                               |
| 700 MHz LO                                             |        |     | 65   |      | dBm  |                                                                                                             |
| 2600 MHz LO                                            |        |     | 65   |      | dBm  |                                                                                                             |
| 3500 MHz LO                                            |        |     | 65   |      | dBm  |                                                                                                             |
| 5500 MHz LO                                            |        |     | 60   |      | dBm  |                                                                                                             |
| Image Rejection                                        |        |     |      |      |      | After online tone calibration                                                                               |
| 700 MHz LO                                             |        |     | 65   |      | dB   |                                                                                                             |
| 2600 MHz LO                                            |        |     | 65   |      | dB   |                                                                                                             |
| 3500 MHz LO                                            |        |     | 65   |      | dB   |                                                                                                             |
| 5500 MHz LO                                            |        |     | 65   |      | dB   |                                                                                                             |
| Input Impedance                                        |        |     | 200  |      | Ω    | Differential                                                                                                |
| Tx1 to ORx1 Signal and Tx2 to<br>ORx2 Signal Isolation |        |     |      |      |      |                                                                                                             |
| 700 MHz LO                                             |        |     | 70   |      | dB   |                                                                                                             |
| 2600 MHz LO                                            |        |     | 70   |      | dB   |                                                                                                             |
| 3500 MHz LO                                            |        |     | 70   |      | dB   |                                                                                                             |
| 5500 MHz LO                                            |        |     | 70   |      | dB   |                                                                                                             |
| Tx1 to ORx2 Signal and Tx2 to<br>ORx1 Signal Isolation |        |     |      |      |      |                                                                                                             |
| 700 MHz LO                                             |        |     | 70   |      | dB   |                                                                                                             |
| 2600 MHz LO                                            |        |     | 70   |      | dB   |                                                                                                             |
| 3500 MHz LO                                            |        |     | 70   |      | dB   |                                                                                                             |
| 5500 MHz LO                                            |        |     | 70   |      | dB   |                                                                                                             |
| SNIFFER RECEIVER (SnRx)                                |        |     |      |      |      |                                                                                                             |
| Center Frequency                                       |        | 300 |      | 4000 | MHz  |                                                                                                             |
| Gain Range                                             |        | 0   |      | 52   | dB   |                                                                                                             |
| Analog Gain Step                                       |        |     | 1    |      | dB   |                                                                                                             |
| BW Ripple                                              |        |     | ±0.5 |      | dB   | 20 MHz RF BW, compensated by programmable FIR filter                                                        |
| Rx Bandwidth                                           |        |     |      | 20   | MHz  |                                                                                                             |
| Rx Alias Band Rejection                                |        | 60  |      |      | dB   | Due to digital filters                                                                                      |
| Maximum Recommended Input<br>Power <sup>8</sup>        |        |     | -26  |      | dBm  | Input is a CW <sup>7</sup> signal at 0 dB attenuation setting                                               |
| Noise Figure                                           | NF     |     |      |      |      | Maximum gain at<br>SnRx port, matching losses<br>de-embedded, gain control<br>limited to the first 20 steps |
| 700 MHz LO                                             |        |     | 5    |      | dB   |                                                                                                             |
| 2600 MHz LO                                            |        |     | 5    |      | dB   |                                                                                                             |
| 3500 MHz LO                                            |        |     | 7    |      | dB   |                                                                                                             |
| Input Third-Order Intercept Point                      | IIP3   |     |      |      |      | Maximum gain, IM3 1 MHz<br>offset from LO, gain control<br>limited to the first 20 steps                    |
| 700 MHz LO                                             |        |     | 1    |      | dBm  |                                                                                                             |
| 2600 MHz LO                                            |        |     | 1    |      | dBm  |                                                                                                             |
| 3500 MHz LO                                            |        |     | 1    |      | dBm  |                                                                                                             |

| Parameter                                              | Symbol             | Min | Тур        | Max  | Unit | Test Conditions/Comments                                                  |
|--------------------------------------------------------|--------------------|-----|------------|------|------|---------------------------------------------------------------------------|
| Input Second-Order Intercept<br>Point                  | IIP2               |     |            |      |      | Maximum gain, IM2 1 MHz<br>offset from LO, gain control                   |
|                                                        |                    |     |            |      |      | limited to the first 20 steps                                             |
| 700 MHz LO                                             |                    |     | 45         |      | dBm  |                                                                           |
| 2600 MHz LO                                            |                    |     | 45         |      | dBm  |                                                                           |
| 3500 MHz LO                                            |                    |     | 45         |      | dBm  |                                                                           |
| Image Rejection                                        |                    |     |            |      |      | After online tone calibration                                             |
| 700 MHz LO                                             |                    |     | 75         |      | dB   |                                                                           |
| 2600 MHz LO                                            |                    |     | 75         |      | dB   |                                                                           |
| 3500 MHz LO                                            |                    |     | 75         |      | dB   |                                                                           |
| Input Impedance                                        |                    |     | 400        |      | Ω    | Differential                                                              |
| Tx1 to SnRx Signal and Tx2 to<br>SnRx Signal Isolation |                    |     |            |      |      | Applies to each SnRx input                                                |
| 700 MHz LO                                             |                    |     | 60         |      | dB   |                                                                           |
| 2600 MHz LO                                            |                    |     | 60         |      | dB   |                                                                           |
| 3500 MHz LO                                            |                    |     | 60         |      | dB   |                                                                           |
| LO SYNTHESIZER                                         |                    |     |            |      |      |                                                                           |
| LO Frequency Step                                      |                    |     | 2.3        |      | Hz   | 1.5 GHz to 3 GHz, 76.8 MHz<br>phase frequency detector<br>(PFD) frequency |
| LO Spectral Purity                                     |                    |     | -80        |      | dBc  | Excludes integer boundary spurs 1 kHz to 100 MHz                          |
| Spot Phase Noise                                       |                    |     |            |      |      |                                                                           |
| 700 MHz LO                                             |                    |     |            |      |      |                                                                           |
| 10 kHz                                                 |                    |     | -104       |      | dBc  |                                                                           |
| 100 kHz                                                |                    |     | -107       |      | dBc  |                                                                           |
| 1 MHz                                                  |                    |     | -133       |      | dBc  |                                                                           |
| 2600 MHz LO                                            |                    |     |            |      |      |                                                                           |
| 10 kHz                                                 |                    |     | -93        |      | dBc  |                                                                           |
| 100 kHz                                                |                    |     | <b>-97</b> |      | dBc  |                                                                           |
| 1 MHz                                                  |                    |     | -123       |      | dBc  |                                                                           |
| 3500 MHz LO                                            |                    |     |            |      |      |                                                                           |
| 10 kHz                                                 |                    |     | <b>-91</b> |      | dBc  |                                                                           |
| 100 kHz                                                |                    |     | <b>-97</b> |      | dBc  |                                                                           |
| 1 MHz                                                  |                    |     | -123       |      | dBc  |                                                                           |
| 5500 MHz LO                                            |                    |     |            |      |      |                                                                           |
| 10 kHz                                                 |                    |     | -98        |      | dBc  |                                                                           |
| 100 kHz                                                |                    |     | -100       |      | dBc  |                                                                           |
| 1 MHz                                                  |                    |     | -110       |      | dBc  |                                                                           |
| Integrated Phase Noise                                 |                    |     |            |      |      | Integrated from 1 kHz to<br>100 MHz                                       |
| 700 MHz LO                                             |                    |     | 0.20       |      | °rms |                                                                           |
| 2600 MHz LO                                            |                    |     | 0.49       |      | °rms |                                                                           |
| 3500 MHz LO                                            |                    |     | 0.55       |      | °rms |                                                                           |
| 5500 MHz LO                                            |                    |     | 0.75       |      | °rms |                                                                           |
| EXTERNAL LO INPUT                                      |                    |     |            |      |      |                                                                           |
| Input Frequency                                        | f <sub>EXTLO</sub> | 600 |            | 8000 | MHz  | Input frequency must be 2× the desired LO frequency                       |
| Input Signal Power                                     |                    | 0   | 3          | 6    | dBm  | 50 Ω matching at the source                                               |

| Parameter                                                                                                                                                              | Symbol | Min          | Тур  | Max          | Unit  | Test Conditions/Comments                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|------|--------------|-------|------------------------------------------------------------------------------------------------------------------------|
| REFERENCE CLOCK (DEV_CLK_IN SIGNAL)                                                                                                                                    |        |              |      |              |       |                                                                                                                        |
| Frequency Range                                                                                                                                                        |        | 10           |      | 320          | MHz   |                                                                                                                        |
| Signal Level                                                                                                                                                           |        | 0.3          |      | 2.0          | V p-p | AC-coupled, common-mode voltage (V <sub>CM</sub> ) = 618 mV; for best spurious performance, use a <1 V p-p input clock |
| AUXILIARY CONVERTERS                                                                                                                                                   |        |              |      |              |       |                                                                                                                        |
| ADC                                                                                                                                                                    |        |              |      |              |       |                                                                                                                        |
| ADC Resolution                                                                                                                                                         |        |              | 12   |              | Bits  |                                                                                                                        |
| Input Voltage                                                                                                                                                          |        |              |      |              |       |                                                                                                                        |
| Minimum                                                                                                                                                                |        |              | 0.25 |              | V     |                                                                                                                        |
| Maximum                                                                                                                                                                |        |              | 3.05 |              | V     |                                                                                                                        |
| DAC                                                                                                                                                                    |        |              |      |              |       |                                                                                                                        |
| DAC Resolution                                                                                                                                                         |        |              | 10   |              | Bits  | Includes four offset levels                                                                                            |
| Output Voltage                                                                                                                                                         |        |              |      |              |       |                                                                                                                        |
| Minimum                                                                                                                                                                |        |              | 0.5  |              | V     | Reference voltage $(V_{REF}) = 1 V$                                                                                    |
| Maximum                                                                                                                                                                |        |              | 3.0  |              | V     | $V_{REF} = 2.5 \text{ V}$                                                                                              |
| Drive Capability                                                                                                                                                       |        |              | 10   |              | mA    |                                                                                                                        |
| DIGITAL SPECIFICATIONS (CMOS),<br>GPIO_x, RX1_ENABLE,<br>RX2_ENABLE, TX1_ENABLE, TX2<br>ENABLE, SYNCINBx+,<br>SYNCOUTB0+, GP_INTERRUPT,<br>SDIO, SDO, SCLK, CSB, RESET |        |              |      |              |       |                                                                                                                        |
| Logic Inputs                                                                                                                                                           |        |              |      |              |       |                                                                                                                        |
| Input Voltage                                                                                                                                                          |        |              |      |              |       |                                                                                                                        |
| High Level                                                                                                                                                             |        | VDD_IF × 0.8 |      | VDD_IF       | V     |                                                                                                                        |
| Low Level                                                                                                                                                              |        | 0            |      | VDD_IF × 0.2 | V     |                                                                                                                        |
| Input Current                                                                                                                                                          |        |              |      |              |       |                                                                                                                        |
| High Level                                                                                                                                                             |        | -10          |      | +10          | μΑ    |                                                                                                                        |
| Low Level                                                                                                                                                              |        | -10          |      | +10          | μΑ    |                                                                                                                        |
| Logic Outputs                                                                                                                                                          |        |              |      |              |       |                                                                                                                        |
| Output Voltage                                                                                                                                                         |        |              |      |              |       |                                                                                                                        |
| High Level                                                                                                                                                             |        | VDD_IF × 0.8 |      |              | V     |                                                                                                                        |
| Low Level                                                                                                                                                              |        |              |      | VDD_IF × 0.2 | V     |                                                                                                                        |
| Drive Capability                                                                                                                                                       |        |              | 3    |              | mA    |                                                                                                                        |
| DIGITAL SPECIFICATIONS (LVDS),<br>SYSREF_INX, SYNCOUTB0±,<br>SYNCINBx PAIRS                                                                                            |        |              |      |              |       |                                                                                                                        |
| Logic Inputs                                                                                                                                                           |        |              |      |              |       |                                                                                                                        |
| Input Voltage Range                                                                                                                                                    |        | 825          |      | 1675         | mV    | Each differential input in the pair                                                                                    |
| Input Differential Voltage<br>Threshold                                                                                                                                |        | -100         |      | +100         | mV    |                                                                                                                        |
| Receiver Differential Input<br>Impedance                                                                                                                               |        |              | 100  |              | Ω     | Internal termination enabled                                                                                           |

| Parameter                                            | Symbol | Min               | Тур  | Max               | Unit | Test Conditions/Comments |
|------------------------------------------------------|--------|-------------------|------|-------------------|------|--------------------------|
| Logic Outputs                                        |        |                   |      |                   |      |                          |
| Output Voltage                                       |        |                   |      |                   |      |                          |
| High                                                 |        |                   |      | 1375              | mV   |                          |
| Low                                                  |        | 1025              |      |                   | mV   |                          |
| Differential                                         |        |                   | 225  |                   | mV   |                          |
| Offset                                               |        |                   | 1200 |                   | mV   |                          |
| DIGITAL SPECIFICATIONS (CMOS),<br>GPIO_3P3_x SIGNALS |        |                   |      |                   |      |                          |
| Logic Inputs                                         |        |                   |      |                   |      |                          |
| Input Voltage                                        |        |                   |      |                   |      |                          |
| High Level                                           |        | VDDA_3P3<br>× 0.8 |      | VDDA_3P3          | V    |                          |
| Low Level                                            |        | 0                 |      | VDDA_3P3<br>× 0.2 | V    |                          |
| Input Current                                        |        |                   |      |                   |      |                          |
| High Level                                           |        | -10               |      | +10               | μΑ   |                          |
| Low Level                                            |        | -10               |      | +10               | μΑ   |                          |
| Logic Outputs                                        |        |                   |      |                   |      |                          |
| Output Voltage                                       |        |                   |      |                   |      |                          |
| High Level                                           |        | VDDA_3P3<br>× 0.8 |      |                   | V    |                          |
| Low Level                                            |        |                   |      | VDDA_3P3<br>× 0.2 | V    |                          |
| Drive Capability                                     |        |                   | 4    |                   | mA   |                          |

 $<sup>^1</sup>VDDA\_1P3\ refers\ to\ all\ analog\ 1.3\ V\ supplies\ including\ the\ following:\ VDDA\_BB,\ VDDA\_CLKSYNTH,\ VDDA\_RXRF,\ VDDA\_RXSYNTH,\ VDDA\_RXVCO,$ 

## **CURRENT AND POWER CONSUMPTION SPECIFICATIONS**

Table 2.

| Parameter                                    | Min   | Тур  | Max   | Unit | Test Conditions / Comments                                                                                                 |
|----------------------------------------------|-------|------|-------|------|----------------------------------------------------------------------------------------------------------------------------|
| SUPPLY CHARACTERISTICS                       |       |      |       |      |                                                                                                                            |
| VDDA_1P3 Analog Supplies <sup>1</sup>        | 1.267 | 1.3  | 1.33  | V    |                                                                                                                            |
| VDIG Supply                                  | 1.267 | 1.3  | 1.33  | V    |                                                                                                                            |
| VDDA_1P8 Supply                              | 1.71  | 1.8  | 1.89  | V    |                                                                                                                            |
| VDD_IF Supply                                | 1.71  | 1.8  | 2.625 | V    | CMOS and LVDS supply, 1.8 V to 2.5 V nominal range                                                                         |
| VDDA_3P3 Supply                              | 3.135 | 3.3  | 3.465 | V    |                                                                                                                            |
| VDDA_SER, VDDA_DES,                          | 1.14  | 1.3  | 1.365 | V    |                                                                                                                            |
| JESD_VTT_DES Supplies                        |       |      |       |      |                                                                                                                            |
| POSITIVE SUPPLY CURRENT (Rx MODE)            |       |      |       |      | Two Rx channels enabled, Tx upconverter disabled, 100 MHz<br>Rx BW, 122.88 MSPS data rate                                  |
| VDDA_1P3 Analog Supplies <sup>1</sup>        |       | 1055 |       | mA   |                                                                                                                            |
| VDIG Supply                                  |       | 625  |       | mA   | Rx QEC <sup>2</sup> enabled, QEC <sup>2</sup> engine active                                                                |
| VDD_IF Supply (CMOS and LVDS)                |       | 8    |       | mA   |                                                                                                                            |
| VDDA_3P3 Supply                              |       | 1    |       | mA   | No auxiliary DACs or auxiliary ADCs enabled; if enabled, the auxiliary ADC adds 2.7 mA, and each auxiliary ADC adds 1.5 mA |
| VDDA_SER, VDDA_DES,<br>JESD_VTT_DES Supplies |       | 375  |       | mA   |                                                                                                                            |
| Total Power Dissipation                      |       | 2.70 |       | W    |                                                                                                                            |

VDDA\_RXTX, VDDA\_TXSYNTH, VDDA\_TXVCO, VDDA\_CALPLL, VDDA\_SNRXSYNTH, VDDA\_SNRXVCO, VDDA\_CLK, and VDDA\_RXLO.

Synthesis bandwidth (BW) is the extended bandwidth used by digital correction algorithms to measure conditions and generate compensation.

<sup>&</sup>lt;sup>3</sup> Quadrature error correction (QEC) is the system for minimizing quadrature images of a desired signal.

Local oscillator leakage (LOL) is a measure of the amount of the LO signal that is passed from a mixer with the desired signal.

<sup>&</sup>lt;sup>5</sup> Adjacent channel level reduction (ACLR) is a measure of the amount of power from the desired signal leaking into an adjacent channel.

<sup>6</sup> dBFS represents the ratio of the actual output signal to the maximum possible output level for a continuous wave output signal at the given RF attenuation setting.

<sup>&</sup>lt;sup>7</sup> Continuous wave (CW) is a single frequency signal.

 $<sup>^8</sup>$  Note that the input signal power limit does not correspond to 0 dBFS at the digital output because of the nature of the continuous time Σ-Δ ADCs. Unlike the hard clipping characteristic of pipeline ADCs, these converters exhibit a soft overload behavior when the input approaches the maximum level.

<sup>&</sup>lt;sup>9</sup> Signal-to-noise ratio is limited by the baseband quantization noise.

| Parameter                                                       | Min Typ | Max | Unit | Test Conditions / Comments                                                                                                 |
|-----------------------------------------------------------------|---------|-----|------|----------------------------------------------------------------------------------------------------------------------------|
| POSITIVE SUPPLY CURRENT (Tx MODE)                               |         |     |      | Two Tx channels enabled, Rx downconverter disabled, 200 MHz Tx BW, 245.76 MSPS data rate (ORx disabled)                    |
| VDDA_1P3 Analog Supplies <sup>1</sup>                           | 1000    |     | mA   |                                                                                                                            |
| VDIG Supply                                                     | 410     |     | mA   | Tx QEC <sup>2</sup> active                                                                                                 |
| VDDA_1P8 Supply                                                 |         |     |      | Full-scale CW <sup>3</sup>                                                                                                 |
|                                                                 | 405     |     | mA   | Tx RF attenuation = 0 dB,                                                                                                  |
|                                                                 | 80      |     | mA   | Tx RF attenuation = 15 dB                                                                                                  |
| VDD_IF Supply                                                   | 8       |     | mA   |                                                                                                                            |
| VDDA_3P3 Supply                                                 | 1       |     | mA   | No auxiliary DACs or auxiliary ADCs enabled; if enabled, the auxiliary ADC adds 2.7 mA, and each auxiliary ADC adds 1.5 mA |
| VDDA_SER, VDDA_DES, JESD_VTT_DES Supplies                       | 375     |     | mA   |                                                                                                                            |
| Total Power Dissipation                                         |         |     |      | Typical supply voltages, Tx QEC <sup>2</sup> active                                                                        |
|                                                                 | 3.70    |     | W    | Tx RF attenuation = 0 dB                                                                                                   |
|                                                                 | 3.11    |     | W    | Tx RF attenuation = 15 dB                                                                                                  |
| POSITIVE SUPPLY CURRENT (FDD MODE),<br>2× Rx, 2× Tx, ORx ACTIVE |         |     |      | 100 MHz Rx BW, 122.88 MSPS data rate; 200 MHz Tx BW, 245.76 MSPS data rate; 200 MHz ORx BW, 245.76 MSPS data rate          |
| VDDA_1P3 Analog Supplies <sup>1</sup>                           | 1700    |     | mA   |                                                                                                                            |
| VDIG Supply                                                     | 1080    |     | mA   | Tx QEC <sup>2</sup> active                                                                                                 |
| VDDA_1P8 Supply                                                 |         |     |      | Full-scale CW <sup>3</sup>                                                                                                 |
|                                                                 | 405     |     | mA   | Tx RF attenuation = 0 dB                                                                                                   |
|                                                                 | 80      |     | mA   | Tx RF attenuation = 15 dB                                                                                                  |
| VDD_IF Supply                                                   | 8       |     | mA   |                                                                                                                            |
| VDDA_3P3 Supply                                                 | 2       |     | mA   | No auxiliary DACs or auxiliary ADCs enabled; if enabled, the auxiliary ADC adds 2.7 mA, and each auxiliary ADC adds 1.5 mA |
| VDDA_SER, VDDA_DES,  JESD_VTT_DES Supplies                      | 375     |     | mA   |                                                                                                                            |
| Total Power Dissipation                                         |         |     |      | Typical supply voltages, Tx QEC <sup>2</sup> active                                                                        |
|                                                                 | 4.86    |     | W    | Tx RF attenuation = 0 dB                                                                                                   |
|                                                                 | 4.27    |     | W    | Tx RF attenuation = 15 dB                                                                                                  |
| MAXIMUM OPERATING JUNCTION TEMPERATURE                          |         | 110 | °C   | Device designed for 10-year lifetime when operating at maximum junction temperature                                        |

<sup>&</sup>lt;sup>1</sup> VDDA\_1P3 refers to all analog 1.3 V supplies including the following: VDDA\_BB, VDDA\_CLKSYNTH, VDDA\_TXLO, VDDA\_RXRF, VDDA\_RXSYNTH, VDDA\_RXVCO, VDDA\_RXTX, VDDA\_TXSYNTH, VDDA\_TXVCO, VDDA\_CALPLL, VDDA\_SNRXSYNTH, VDDA\_SNRXVCO, VDDA\_CLK, and VDDA\_RXLO.

<sup>2</sup> QEC is the system for minimizing quadrature images of a desired signal.

## **TIMING SPECIFICATIONS**

Table 3.

| Parameter                                                                     | Symbol                 | Min | Тур | Max | Unit | Test Conditions/Comments |
|-------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|--------------------------|
| SERIAL PERIPHERAL INTERFACE (SPI) TIMING                                      |                        |     |     |     |      |                          |
| SCLK Period                                                                   | <b>t</b> <sub>CP</sub> | 20  |     |     | ns   |                          |
| SCLK Pulse Width                                                              | t <sub>MP</sub>        | 10  |     |     | ns   |                          |
| CSB Setup to First SCLK Rising Edge                                           | t <sub>sc</sub>        | 3   |     |     | ns   |                          |
| Last SCLK Falling Edge to CSB Hold                                            | t <sub>HC</sub>        | 0   |     |     | ns   |                          |
| SDIO Data Input Setup to SCLK                                                 | ts                     | 2   |     |     | ns   |                          |
| SDIO Data Input Hold to SCLK                                                  | t <sub>H</sub>         | 0   |     |     | ns   |                          |
| SCLK Falling Edge to Output Data Delay (3- or 4-Wire Mode)                    | tco                    | 3   |     | 8   | ns   |                          |
| Bus Turnaround Time After Baseband Processor (BBP) Drives<br>Last Address Bit | t <sub>HZM</sub>       | tн  |     | tco | ns   |                          |
| Bus Turnaround Time After AD9371 Drives Last Address Bit                      | t <sub>HZS</sub>       | 0   |     | tco | ns   |                          |
| DIGITAL TIMING                                                                |                        |     |     |     |      |                          |
| TXx_ENABLE Pulse Width                                                        |                        | 10  |     |     | μs   |                          |
| RXx_ENABLE Pulse Width                                                        |                        | 10  |     |     | μs   |                          |

<sup>&</sup>lt;sup>3</sup> Continuous wave (CW) is a single frequency signal.

| JESD204B DATA OUTPUT TIMING                      |                     |        |     |        |      |                                   |
|--------------------------------------------------|---------------------|--------|-----|--------|------|-----------------------------------|
| Unit Interval                                    | UI                  | 162.76 |     | 1627.6 | ps   |                                   |
| Data Rate per Channel (Nonreturn to Zero (NRZ))  |                     | 614.4  |     | 6144   | Mbps |                                   |
| Rise Time                                        | t <sub>R</sub>      | 24     | 35  |        | ps   | 20% to 80% in 100 Ω load          |
| Fall Time                                        | t <sub>F</sub>      | 24     | 35  |        | ps   | 20% to 80% in 100 Ω load          |
| Output Common-Mode Voltage                       | V <sub>CM</sub>     | 0      |     | 1.8    | V    | AC-coupled                        |
| Termination Voltage (V <sub>TT</sub> ) = 1.2 V   |                     | 735    |     | 1135   | mV   | DC-coupled                        |
| Differential Output Voltage                      | $V_{DIFF}$          | 360    | 466 | 770    | mV   |                                   |
| Short-Circuit Current                            | I <sub>DSHORT</sub> | -100   |     | +100   | mA   |                                   |
| Differential Termination Impedance               | Z <sub>RDIFF</sub>  | 80     | 100 | 120    | Ω    |                                   |
| Total Jitter                                     |                     |        | 17  | 48.8   | ps   | Bit error rate (BER) = $10^{-15}$ |
| Uncorrelated Bounded High Probability Jitter     | UBHPJ               |        | 1.2 | 24.4   | ps   |                                   |
| Duty-Cycle Distortion                            | DCD                 |        | 3   | 8.1    | ps   |                                   |
| SYSREF_IN Signal Setup Time to DEV_CLK_IN Signal | ts                  | 2.5    |     |        | ns   | See Figure 2 and Figure 3         |
| SYSREF_IN Signal Hold Time to DEV_CLK_IN Signal  | tн                  | -1.5   |     |        | ns   | See Figure 2 and Figure 3         |
| JESD204B DATA INPUT TIMING                       |                     |        |     |        |      |                                   |
| Unit Interval                                    | UI                  | 162.76 |     | 1627.6 | ps   |                                   |
| Data Rate per Channel (NRZ)                      |                     | 614.4  |     | 6144   | Mbps |                                   |
| Input Common-Mode Voltage                        | $V_{CM}$            | 0.05   |     | 1.85   | V    | AC-coupled                        |
| $V_{TT} = 1.2 V$                                 |                     | 720    |     | 1200   | mV   | DC-coupled                        |
| Differential Input Voltage                       | $V_{DIFF}$          | 125    |     | 750    | mV   |                                   |
| $V_{TT}$ Source Impedance                        | Z <sub>TT</sub>     |        | 1.2 | 30     | Ω    |                                   |
| Differential Termination Impedance               | Z <sub>RDIFF</sub>  | 80     | 106 | 120    | Ω    |                                   |
| $V_{TT}$                                         |                     |        |     |        |      |                                   |
| AC-Coupled                                       |                     | 1.27   |     | 1.33   | V    |                                   |
| DC-Coupled                                       |                     | 1.14   |     | 1.26   | V    |                                   |

## **Timing Diagrams**



Figure 3. SYSREF\_IN Signal Setup and Hold Timing Examples Relative to DEV\_CLK\_IN Signal

## **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| Parameter                                                             | Rating                   |
|-----------------------------------------------------------------------|--------------------------|
| VDDA_1P3 <sup>1</sup> to VSSA                                         | -0.3 V to +1.4 V         |
| VDDA_SER, VDDA_DES, and<br>JESD_VTT_DES to VSSA                       | -0.3 V to +1.4 V         |
| VDIG to VSSD                                                          | −0.3 V to +1.4 V         |
| VDDA_1P8 to VSSA                                                      | −0.3 V to +2.0 V         |
| VDD_IF to VSSA                                                        | −0.3 V to +3.0 V         |
| VDDA_3P3 to VSSA                                                      | -0.3 V to +3.9 V         |
| Logic Inputs and Outputs to VSSD                                      | -0.3 V to VDD_IF + 0.3 V |
| JESD204B Logic Outputs to VSSA                                        | -0.3 V to VDDA_SER       |
| JESD204B Logic Inputs to VSSA                                         | -0.3 V to VDDA_DES       |
| Input Current to Any Pin Except Supplies                              | ±10 mA                   |
| Maximum Input Power into RF Ports (Excluding Sniffer Receiver Inputs) | 23 dBm (peak)            |
| Maximum Input Power into SNRXA±,<br>SNRXB±, and SNRXC±                | 2 dBm (peak)             |
| Maximum Junction Temperature (T <sub>J MAX</sub> )                    | 110°C                    |
| Operating Temperature Range                                           | −40°C to +85°C           |
| Storage Temperature Range                                             | −65°C to +150°C          |

<sup>&</sup>lt;sup>1</sup> VDDA\_1P3 refers to all analog 1.3 V supplies: VDDA\_BB, VDDA\_CLKSYNTH, VDDA\_TXLO, VDDA\_RXSYNTH, VDDA\_RXVCO, VDDA\_RXTX, VDDA\_RXRF, VDDA\_TXSYNTH, VDDA\_TXVCO, VDDA\_CALPLL, VDDA\_SNRXSYNTH, VDDA\_SNRXVCO, VDDA\_CLK, and VDDA\_RXLO.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **REFLOW PROFILE**

The AD9371 reflow profile is in accordance with the JEDEC JESD20 criteria for Pb-free devices. The maximum reflow temperature is 260°C.

## THERMAL RESISTANCE

Thermal performance is directly linked to PCB design and operating environment. Careful attention to PCB thermal design is required.

**Table 5. Thermal Resistance** 

| Package      | Airflow<br>Velocity <sup>1</sup> (m/sec) | θ <sub>JA</sub> <sup>2,3</sup> (°C/W) | θ <sub>JC<sup>2,4</sup> (°C/W)</sub> |
|--------------|------------------------------------------|---------------------------------------|--------------------------------------|
| BC-196-12    |                                          |                                       |                                      |
| JEDEC⁵       | 0.0                                      | 20.5                                  | 0.05                                 |
|              | 1.0                                      | 18.5                                  | N/A <sup>6</sup>                     |
|              | 2.5                                      | 17.2                                  | N/A <sup>6</sup>                     |
| 10-Layer PCB | 0.0                                      | 14.1                                  | 0.05                                 |
|              | 1.0                                      | 12.4                                  | N/A <sup>6</sup>                     |
|              | 2.5                                      | 11.6                                  | N/A <sup>6</sup>                     |

<sup>&</sup>lt;sup>1</sup> Power dissipation is 3.0 W for all test cases.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> Per JEDEC JESD51-7 for JEDEC JESD51-5 2S2P test board.

<sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air).

<sup>&</sup>lt;sup>4</sup> Per MIL-STD 883, Method 1012.1.

<sup>&</sup>lt;sup>5</sup> JEDEC entries refer to the JEDEC JESD51-9 (high K thermal test board).

<sup>&</sup>lt;sup>6</sup> N/A means not applicable.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

AD9371 TOP VIEW (Not to Scale)

|   | 1          | 2          | 3                 | 4               | 5                | 6                 | 7                  | 8                | 9                | 10       | 11            | 12         | 13              | 14          |
|---|------------|------------|-------------------|-----------------|------------------|-------------------|--------------------|------------------|------------------|----------|---------------|------------|-----------------|-------------|
| Α | VSSA       | ORX2+      | ORX2-             | VSSA            | RX2+             | RX2-              | VSSA               | VSSA             | RX1+             | RX1-     | VSSA          | ORX1+      | ORX1-           | VSSA        |
| В | VDDA_RXRF  | VSSA       | VSSA              | VSSA            | VSSA             | VSSA              | RX_EXTLO-          | RX_EXTLO+        | VSSA             | VSSA     | VSSA          | VSSA       | VSSA            | VDDA_3P3    |
| С | GPIO_3P3_0 | GPIO_3P3_1 | VSNRX_<br>VCO_LDO | VDDA<br>SNRXVCO | VSSA             | VDDA_RXLO         | VDDA<br>RXVCŌ      | VRX_<br>VCO_LDO  | VSSA             | VSSA     | AUXADC_1      | AUXADC_2   | GPIO_3P3_9      | RBIAS       |
| D | GPIO_3P3_3 | SNRXC-     | SNRXB-            | SNRXA-          | GPIO_3P3_5       | VSSA              | VSSA               | VSSA             | VSSA             | VDDA_1P8 | AUXADC_3      | GPIO_3P3_7 | GPIO_3P3_8      | GPIO_3P3_10 |
| E | GPIO_3P3_4 | SNRXC+     | SNRXB+            | SNRXA+          | VDDA_BB          | VSSA              | DEV_<br>CLK_IN+    | DEV_<br>CLK_IN-  | VSSA             | VSSA     | TX_EXTLO-     | TX_EXTLO+  | AUXADC_0        | GPIO_3P3_6  |
| F | GPIO_3P3_2 | VDDA_RXTX  | VSSA              | VSSA            | VSSA             | VSSA              | VSSA               | VSSA             | VSSA             | VSSA     | VDDA<br>TXVCŌ | VDDA_TXLO  | VTX_<br>VCO_LDO | GPIO_3P3_11 |
| G | VSSA       | VSSA       | VSSA              | VDDA_<br>CALPLL | VSSA             | VDDA_<br>CLKSYNTH | VDDA_<br>SNRXSYNTH | VDDA_<br>TXSYNTH | VDDA_<br>RXSYNTH | VSSA     | VSSA          | VSSA       | VSSA            | VSSA        |
| н | TX2-       | VSSA       | VSSA              | VSSA            | VSSA             | VSSA              | VSSA               | VSSA             | VSSA             | VSSA     | GPIO_12       | GPIO_11    | VSSA            | TX1+        |
| J | TX2+       | VSSA       | GPIO_18           | RESET           | GP_<br>INTERRUPT | TEST              | GPIO_2             | GPIO_1           | SDIO             | SDO      | GPIO_13       | GPIO_10    | VSSA            | TX1-        |
| ĸ | VSSA       | VSSA       | SYSREF_IN+        | SYSREF_IN-      | GPIO_5           | GPIO_4            | GPIO_3             | GPIO_0           | SCLK             | CSB      | GPIO_14       | GPIO_9     | VSSA            | VSSA        |
| L | VSSA       | VSSA       | SYNCINB1-         | SYNCINB1+       | GPIO_6           | GPIO_7            | VSSD               | VDIG             | VDIG             | VSSD     | GPIO_15       | GPIO_8     | VSSA            | VSSA        |
| М | VCO_LDO    | VSSA       | SYNCINB0-         | SYNCINB0+       | RX1_<br>ENABLE   | TX1_<br>ENABLE    | RX2_<br>ENABLE     | TX2_<br>ENABLE   | VSSA             | GPIO_17  | GPIO_16       | VDD_IF     | SYNCOUTB0+      | SYNCOUTB0-  |
| N | VDDA_CLK   | VSSA       | SERDOUT3-         | SERDOUT3+       | SERDOUT2-        | SERDOUT2+         | VSSA               | VDDA_SER         | VDDA_DES         | SERDIN2- | SERDIN2+      | SERDIN3-   | SERDIN3+        | VSSA        |
| Р | VSSA       | VSSA       | VSSA              | SERDOUT1-       | SERDOUT1+        | SERDOUT0-         | SERDOUT0+          | VDDA_SER         | JESD_VTT_<br>DES | VSSA     | SERDIN0-      | SERDIN0+   | SERDIN1-        | SERDIN1+    |

ANALOG DIGITAL INPUT/OUTPUT Figure 4. Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No.                                                                                                                                                                                                                                  | Type <sup>1</sup> | Mnemonic     | Description                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|-----------------------------------------------------------------------------------------|
| A1, A4, A7, A8, A11, A14, B2 to B6,<br>B9 to B13, C5, C9, C10, D6 to D9,<br>E6, E9, E10, F3 to F10, G1 to G3, G5,<br>G10 to G14, H2 to H10, H13, J2, J13,<br>K1, K2, K13, K14, L1, L2, L13, L14,<br>M2, M9, N2, N7, N14, P1, P2, P3, P10 | I                 | VSSA         | Analog ground.                                                                          |
| A2, A3                                                                                                                                                                                                                                   | 1                 | ORX2+, ORX2– | Differential Input for Observation Receiver 2. Do not connect if these pins are unused. |
| A5, A6                                                                                                                                                                                                                                   | I                 | RX2+, RX2–   | Differential Input for Receiver 2. Do not connect if these pins are unused.             |
| A9, A10                                                                                                                                                                                                                                  | I                 | RX1+, RX1-   | Differential Input for Receiver 1. Do not connect if these pins are unused.             |

DC POWER

GROUND

| Pin No.                                              | Type <sup>1</sup> | Mnemonic                  | Description                                                                                                                                                                                            |
|------------------------------------------------------|-------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A12, A13                                             |                   | ORX1+, ORX1-              | Differential Input for Observation Receiver 1. Do not                                                                                                                                                  |
|                                                      |                   |                           | connect if these pins are unused.                                                                                                                                                                      |
| B1                                                   | 1                 | VDDA_RXRF                 | 1.3 V Supply Input.                                                                                                                                                                                    |
| B7, B8                                               | 1/0               | RX_EXTLO-, RX_EXTLO+      | Differential Rx External LO Input/Output. If used for external LO, the input frequency must be 2× the desired carrier frequency. Do not connect if these pins are unused.                              |
| B14                                                  | 1                 | VDDA_3P3                  | Supply Voltage for GPIO_3P3_x.                                                                                                                                                                         |
| C1, C2, C13, D1, D5, D12 to D14,<br>E1, E14, F1, F14 | I/O               | GPIO_3P3_0 to GPIO_3P3_11 | General-Purpose Inputs and Outputs Referenced to 3.3 V Supply. See Figure 4 to match the ball location to the GPIO_3P3_x signal name. Some GPIO_3P3_x pins can also function as auxiliary DAC outputs. |
| C3                                                   | 0                 | VSNRX_VCO_LDO             | Sniffer VCO LDO 1.1 V Output. Bypass this pin with a 1 $\mu$ F capacitor.                                                                                                                              |
| C4                                                   | I                 | VDDA_SNRXVCO              | 1.3 V Supply Input for Sniffer VCO Low Dropout (LDO) Regulator.                                                                                                                                        |
| C6                                                   | I                 | VDDA_RXLO                 | 1.3 V Supply for the Rx Synthesizer LO Generator. This pin is sensitive to aggressors.                                                                                                                 |
| C7                                                   | 1                 | VDDA_RXVCO                | 1.3 V Supply Input for Receiver VCO LDO Regulator.                                                                                                                                                     |
| C8                                                   | 0                 | VRX_VCO_LDO               | Receiver VCO LDO 1.1 V Output. Bypass this pin with a 1 $\mu$ F capacitor.                                                                                                                             |
| C11                                                  | 1                 | AUXADC_1                  | Auxiliary ADC 1 Input Pin.                                                                                                                                                                             |
| C12                                                  | 1                 | AUXADC_2                  | Auxiliary ADC 2 Input Pin.                                                                                                                                                                             |
| C14                                                  | N/A               | RBIAS                     | Bias Resistor Connection. This pin generates an internal                                                                                                                                               |
|                                                      |                   |                           | current based on an external 1% resistor. Connect a 14.3 k $\Omega$ resistor between this pin and ground (VSSA).                                                                                       |
| D2, E2                                               | I                 | SNRXC-, SNRXC+            | Differential Input for Sniffer Receiver Input C. If these pins are unused, connect to VSSA with a short or with a 1 $k\Omega$ resistor.                                                                |
| D3, E3                                               | I                 | SNRXB-, SNRXB+            | Differential Input for Sniffer Receiver Input B. If these pins are unused, connect to VSSA with a short or with a 1 k $\Omega$ resistor.                                                               |
| D4, E4                                               | 1                 | SNRXA-, SNRXA+            | Differential Input for Sniffer Receiver Input A. If these pins are unused, connect to VSSA with a short or with a 1 $k\Omega$ resistor.                                                                |
| D10                                                  | 1                 | VDDA_1P8                  | 1.8 V Tx Supply.                                                                                                                                                                                       |
| D11                                                  | 1                 | AUXADC_3                  | Auxiliary ADC 3 Input Pin.                                                                                                                                                                             |
| E5                                                   | I                 | VDDA_BB                   | 1.3 V Supply Input for ADCs, DACs, and Auxiliary ADCs.                                                                                                                                                 |
| E7, E8                                               | 1                 | DEV_CLK_IN+, DEV_CLK_IN-  | Device Clock Differential Input.                                                                                                                                                                       |
| E11, E12                                             | I/O               | TX_EXTLO-,TX_EXTLO+       | Differential Tx External LO Input/Output. If these pins are used for the external LO, the input frequency must be 2× the desired carrier frequency. Do not connect if these pins are unused.           |
| E13                                                  | 1                 | AUXADC_0                  | Auxiliary ADC 0 Input Pin.                                                                                                                                                                             |
| F2                                                   | 1                 | VDDA_RXTX                 | 1.3 V Supply Input for Tx/Rx Baseband Circuits,<br>Transimpedance Amplifier (TIA), Tx Transconductance (G <sub>m</sub> ),<br>Baseband Filters, and Auxiliary DACs.                                     |
| F11                                                  | 1                 | VDDA_TXVCO                | 1.3 V Supply Input for Transmitter VCO LDO Regulator.                                                                                                                                                  |
| F12                                                  | I                 | VDDA_TXLO                 | 1.3 V Supply for the Tx Synthesizer LO Generator. This pin is sensitive to aggressors.                                                                                                                 |
| F13                                                  | 0                 | VTX_VCO_LDO               | Transmitter VCO LDO 1.1 V Output. Bypass this pin with a 1 μF capacitor.                                                                                                                               |
| G4                                                   | I                 | VDDA_CALPLL               | 1.3 V Supply Input for Calibration PLL Circuits. Use a separate trace on the PCB back to a common supply point.                                                                                        |
| G6                                                   | 1                 | VDDA_CLKSYNTH             | 1.3 V Clock Synthesizer Supply Input. This pin is sensitive to aggressors.                                                                                                                             |
| G7                                                   | 1                 | VDDA_SNRXSYNTH            | 1.3 V Sniffer Rx Synthesizer Supply Input. This pin is sensitive to aggressors.                                                                                                                        |
| G8                                                   | I                 | VDDA_TXSYNTH              | 1.3 V Tx Synthesizer Supply Input. This pin is sensitive to aggressors.                                                                                                                                |
| G9                                                   | I                 | VDDA_RXSYNTH              | 1.3 V Rx Synthesizer Supply Input. This pin is sensitive to aggressors.                                                                                                                                |

| Pin No.                                                                        | Type <sup>1</sup> | Mnemonic               | Description                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------|-------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H1, J1                                                                         | 0                 | TX2-,TX2+              | Differential Output for Transmitter 2.                                                                                                                                                                                               |
| H11, H12, J3, J7, J8, J11, J12, K5 to K8, K11, K12, L5, L6, L11, L12, M10, M11 | I/O               | GPIO_0 to GPIO_18      | General-Purpose Inputs and Outputs Referenced to VDD_IF. See Figure 4 to match the ball location to the GPIO_x signal name.                                                                                                          |
| H14, J14                                                                       | 0                 | TX1+, TX1-             | Differential Output for Transmitter 1.                                                                                                                                                                                               |
| J4                                                                             | 1                 | RESET                  | Active Low Chip Reset.                                                                                                                                                                                                               |
| J5                                                                             | 0                 | GP_INTERRUPT           | General-Purpose Interrupt Signal.                                                                                                                                                                                                    |
| J6                                                                             | I                 | TEST                   | Test Pin Used for JTAG Boundary Scan. Ground this pin if unused.                                                                                                                                                                     |
| J9                                                                             | I/O               | SDIO                   | Serial Data Input in 4-Wire Mode or Input/Output in 3-Wire Mode.                                                                                                                                                                     |
| J10                                                                            | 0                 | SDO                    | Serial Data Output.                                                                                                                                                                                                                  |
| K3, K4                                                                         | 1                 | SYSREF_IN+, SYSREF_IN- | LVDS SYSREF Clock Inputs for the JESD204B Interface.                                                                                                                                                                                 |
| K9                                                                             | 1                 | SCLK                   | Serial Data Bus Clock.                                                                                                                                                                                                               |
| K10                                                                            | 1                 | CSB                    | Serial Data Bus Chip Select. Active low.                                                                                                                                                                                             |
| L3, L4                                                                         | I                 | SYNCINB1-, SYNCINB1+   | LVDS Sync Signal Associated with ORx/Sniffer Channel Data on the JESD204B Interface. Alternatively, these pins can be set to a CMOS input using SYNCINB1+ as the input and connecting SYNCINB1- with a 1 k $\Omega$ resistor to GND. |
| L7, L10                                                                        | 1                 | VSSD                   | Digital Ground.                                                                                                                                                                                                                      |
| L8, L9                                                                         | I                 | VDIG                   | 1.3 V Digital Core Supply. Use a separate trace on the PCB back to a common supply point.                                                                                                                                            |
| M1                                                                             | 0                 | VCLK_VCO_LDO           | Clock VCO LDO 1.1 V Output. Bypass this pin with a 1 $\mu$ F capacitor.                                                                                                                                                              |
| M3, M4                                                                         | I                 | SYNCINB0-, SYNCINB0+   | LVDS Sync Signal Associated with Rx Channel Data on the JESD204B Interface. Alternatively, these pins can be set to a CMOS input using SYNCINB0+ as the input and connecting SYNCINB0— with a 1 k $\Omega$ resistor to GND.          |
| M5                                                                             | 1                 | RX1_ENABLE             | Enables Rx Channel 1 Signal Path.                                                                                                                                                                                                    |
| M6                                                                             | 1                 | TX1_ENABLE             | Enables Tx Channel 1 Signal Path.                                                                                                                                                                                                    |
| M7                                                                             | 1                 | RX2_ENABLE             | Enables Rx Channel 2 Signal Path.                                                                                                                                                                                                    |
| M8                                                                             | 1                 | TX2_ENABLE             | Enables Tx Channel 2 Signal Path.                                                                                                                                                                                                    |
| M12                                                                            | 1                 | VDD_IF                 | CMOS/LVDS Interface Supply.                                                                                                                                                                                                          |
| M13, M14                                                                       | 0                 | SYNCOUTB0+, SYNCOUTB0- | LVDS Sync Signal Associated with Transmitter Channel Data on the JESD Interface. Alternatively, these pins can be set to a CMOS output using SYNCOUTB0+ as the output while leaving SYNCOUTB0- floating.                             |
| N1                                                                             | 1                 | VDDA_CLK               | 1.3 V Clock Supply Input.                                                                                                                                                                                                            |
| N3, N4                                                                         | 0                 | SERDOUT3-, SERDOUT3+   | RF Current Mode Logic (CML) Differential Output 3. This JESD204B lane can be used by the receiver data or by the sniffer/observation receiver data.                                                                                  |
| N5, N6                                                                         | 0                 | SERDOUT2-, SERDOUT2+   | RF CML Differential Output 2. This JESD204B lane can be used by the receiver data or by the sniffer/observation receiver data.                                                                                                       |
| N8, P8                                                                         | 1                 | VDDA_SER               | JESD204B 1.3 V Serializer Supply Input.                                                                                                                                                                                              |
| N9                                                                             | 1                 | VDDA_DES               | JESD204B 1.3 V Deserializer Supply Input.                                                                                                                                                                                            |
| N10, N11                                                                       | 1                 | SERDIN2-, SERDIN2+     | RF CML Differential Input 2.                                                                                                                                                                                                         |
| N12, N13                                                                       | 1                 | SERDIN3-, SERDIN3+     | RF CML Differential Input 3.                                                                                                                                                                                                         |
| P4, P5                                                                         | 0                 | SERDOUT1-, SERDOUT1+   | RF CML Differential Output 1. This JESD204B lane can be used by receiver data or by sniffer/observation receiver data.                                                                                                               |
| P6, P7                                                                         | 0                 | SERDOUTO-, SERDOUTO+   | RF CML Differential Output 0. This JESD204B lane can be used by receiver data or by sniffer/observation receiver data.                                                                                                               |
| P9                                                                             | 1                 | JESD_VTT_DES           | JESD204B Deserializer Termination Supply Input.                                                                                                                                                                                      |
| P11, P12                                                                       | 1                 | SERDINO-, SERDINO+     | RF CML Differential Input 0.                                                                                                                                                                                                         |
| P13, P14                                                                       | 1                 | SERDIN1-, SERDIN1+     | RF CML Differential Input 1.                                                                                                                                                                                                         |

 $<sup>^{\</sup>rm 1}$  I is input, O is output, I/O is input/output, and N/A is not applicable.

## TYPICAL PERFORMANCE CHARACTERISTICS

## 700 MHz BAND

Temperature settings refer to the die temperature. The die temperature is 40°C for single trace plots.



Figure 5. Receiver Local Oscillator (LO) Leakage vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 6. Receiver Noise Figure vs. Receiver Attenuation, 700 MHz LO, 20 MHz Bandwidth, 30.72 MSPS Sample Rate, 20 MHz Integration Bandwidth (Includes 1 dB Matching Circuit Loss)



Figure 7. Receiver Noise Figure vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate, 20 MHz Integration Bandwidth (Includes 1 dB Matching Circuit Loss)



Figure 8. Receiver IIP2 vs.  $f_1$  Offset Frequency, 900 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth,  $f_2 = f_1 + 1$  MHz, 30.72 MSPS Sample Rate



Figure 9. Receiver IIP2 vs. Intermodulation Frequency, 900 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 10. Receiver IIP3 vs. F1 Offset Frequency, 900 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth,  $f_2 = 2f_1 + 1$  MHz, 30.72 MSPS Sample Rate



Figure 11. Receiver IIP3 vs. Intermodulation Frequency, 900 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 12. Receiver Image vs. Receiver Attenuation, 800 MHz LO, Continuous Wave (CW) Signal 3 MHz Offset, 20 MHz RF Bandwidth, Background Tracking Calibration (BTC) Active, 30.72 MSPS Sample Rate



Figure 13. Receiver Gain vs. Receiver Attenuation, 800 MHz LO, CW Signal 3 MHz Offset, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 14. Receiver DC Offset vs. Receiver Attenuation, 800 MHz LO, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 15. Receiver HD2 vs. Receiver Attenuation, 800 MHz LO, CW Signal 3 MHz Offset, -20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 16. Receiver HD3 vs. Receiver Attenuation, 800 MHz LO, CW Signal 3 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 17. Receiver Error Vector Magnitude (EVM) vs. Receiver Input Power, 900 MHz LO, 20 MHz RF Bandwidth, LTE 20 MHz Uplink Centered at DC, BTC Active, 30.72 MSPS Sample Rate



Figure 18. Rx2 to Rx1 Crosstalk vs. Receiver LO Frequency, 100 MHz RF Bandwidth, CW Tone 3 MHz Offset from LO



Figure 19. Receiver Noise Figure vs. Close-In Interferer Signal Power, 703 MHz LO, 709 MHz CW Interferer, NF Integrated over 7 MHz to 10 MHz, 20 MHz RF Bandwidth



Figure 20. Receiver Noise Figure vs. Out-of-Band Interferer Signal Power, 703 MHz LO, 901 MHz CW Interferer, NF Integrated Over 7 MHz to 10 MHz, 20 MHz RF Bandwidth



Figure 21. Transmitter Image vs. RF Attenuation, 20 MHz RF Bandwidth, 900 MHz LO, Transmitter Quadrature Error Correction (QEC) Tracking Run with Two 20 MHz LTE Downlink Carriers, Then Image Measured with CW 10 MHz Offset from LO, 3 dB Digital Backoff, 122.88 MSPS Sample Rate



Figure 22. Transmitter Image vs. Desired Offset Frequency, 20 MHz RF Bandwidth, 900 MHz LO, 0 dB RF Attenuation, Transmitter QEC Tracking Run with Two 20 MHz LTE Downlink Carriers, Then Image Measured with CW Signal, 3 dB Digital Backoff, 122.88 MSPS Sample Rate



Figure 23. Tx Output Power, Transmitter QEC, and External LO Leakage Tracking Active, 10 MHz CW Offset Signal, 1 MHz Resolution Bandwidth, 122.88 MSPS Sample Rate



Figure 24. Transmitter LO Leakage vs. RF Attenuation, 900 MHz LO, Transmitter QEC and External LO Leakage Tracking Active, CW Signal 5 MHz Offset from LO, 6 dB Digital Backoff, 1 MHz Measurement Bandwidth (If Input Power to ORx Channel Is Not Held Constant, Performance Degrades As Shown in This Plot)



Figure 25. Transmitter LO Leakage vs. Offset Frequency, Transmitter QEC and External LO Leakage Tracking Active, 5 dB Digital Backoff, 1 MHz Measurement Bandwidth



Figure 26. Tx1 to Rx1 Crosstalk vs. Receiver LO Frequency, 20 MHz Receiver RF Bandwidth, 20 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 27. Tx2 to Rx2 Crosstalk vs. Receiver LO Frequency, 20 MHz Receiver RF Bandwidth, 20 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 28. Tx2 to Tx1 Crosstalk vs. Transmitter LO Frequency, 20 MHz RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 29. Transmitter Noise vs. RF Attenuation, 800 MHz LO, 20 MHz Offset Frequency



Figure 30. Tx Adjacent Channel Leakage Ratio vs. RF Attenuation, 900 MHz LO, 20 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, Transmitter QEC and LO Leakage Tracking Active



Figure 31. Tx Alternate Channel Leakage Ratio vs. RF Attenuation, 900 MHz LO, 20 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, 2 dB Digital Backoff, Transmitter QEC and LO Leakage Tracking Active



Figure 32. LO Phase Noise vs. Offset Frequency, 3 dB Digital Backoff, 710 MHz LO



Figure 33. Tx Integrated Phase Noise vs. Transmitter LO Frequency, 20 MHz RF Bandwidth, CW 20 MHz Offset from LO, 3 dB Digital Backoff



Figure 34. Transmitter OIP3 vs. RF Attenuation, 800 MHz LO, 20 MHz RF Bandwidth,  $f_1$  = 10 MHz,  $f_2$  = 11 MHz, 3 dB Digital Backoff, 122.88 MSPS Sample Rate



Figure 35. Tx Output Power Spectrum, 2 dB Digital and 3 dB RF Backoff, 20 MHz RF Bandwidth, Transmitter QEC, and Internal LO Leakage Active, LTE 10 MHz Signal, 800 MHz LO, 1 MHz Resolution Bandwidth, 122.88 MSPS Sample Rate, Test Equipment Noise Floor De-Embedded



Figure 36. Tx Output Power Spectrum, 2 dB Digital and 3 dB RF Backoff, 20 MHz RF Bandwidth, Transmitter QEC, and Internal LO Leakage Active, LTE 10 MHz Signal, 800 MHz LO, 1 MHz Resolution Bandwidth, 122.88 MSPS Sample Rate, Test Equipment Noise Floor De-Embedded



Figure 37. Transmitter EVM vs. RF Attenuation, 900 MHz LO, Transmitter LO Leakage and Transmitter QEC Tracking Active, 20 MHz RF Bandwidth, LTE 20 MHz Downlink Signal, 122.88 MSPS Sample Rate



Figure 38. Transmitter HD2 vs. RF Attenuation, 800 MHz LO, 810 MHz CW Desired Signal, 20 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 39. Transmitter HD3 vs. RF Attenuation, 800 MHz LO, 810 MHz CW Desired Signal, 20 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 40. Transmitter Output Power vs. RF Attenuation, 800 MHz LO, 810 MHz CW Desired Signal, 20 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 41. Tx Attenuation Step Error vs. RF Attenuation, 800 MHz LO, 810 MHz CW Desired Signal, 20 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 42. Transmitter Frequency Response Deviation from Flatness vs. Frequency Offset from LO, 800 MHz LO, 20 MHz RF Bandwidth, 6 dB Digital Backoff, 122.88 MSPS Sample Rate



Figure 43. Observation Receiver LO Leakage vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 44. Observation Receiver Noise Figure vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate, 100 MHz Integration Bandwidth



Figure 45. Observation Receiver IIP2 vs.  $f_1$  Offset Frequency, 900 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth,  $f_2 = f_1 + 1$  MHz, 122.88 MSPS Sample Rate



Figure 46. Observation Receiver IIP2 vs. Intermodulation Frequency ( $f_2 - f_1$ ), 900 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 47. Observation Receiver IIP3 vs.  $f_1$  Offset Frequency, 900 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth,  $f_2$  =  $2f_1$  + 1 MHz, 122.88 MSPS Sample Rate



Figure 48. Observation Receiver IIP3 vs. Intermodulation Frequency ( $2f_2 - f_1$ ), 900 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 49. Observation Receiver Image vs. Observation Receiver Attenuation, 800 MHz LO, CW Signal 16 MHz Offset, 100 MHz RF Bandwidth, BTC Active, 122.88 MSPS Sample Rate



Figure 50. Observation Receiver Gain vs. Observation Receiver Attenuation, 800 MHz LO, CW Signal 16 MHz Offset, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 51. Observation Receiver DC Offset vs. Observation Receiver Attenuation, 800 MHz LO, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 52. Observation Receiver HD2 vs. Observation Receiver Attenuation, 800 MHz LO, CW Signal 16 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 53. Observation Receiver HD3 vs. Observation Receiver Attenuation, 800 MHz LO, CW Signal 16 MHz Offset, —20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 54. Sniffer Receiver LO Leakage vs. Sniffer Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 55. Sniffer Receiver Noise Figure vs. Sniffer Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate, 20 MHz Integration Bandwidth



Figure 56. Sniffer Receiver IIP2 vs. Intermodulation Frequency ( $f_2 - f_1$ ), 600 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 57. Sniffer Receiver IIP3 vs. Intermodulation Frequency ( $f_2 - 2f_1$ ), 600 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 58. Sniffer Receiver Image vs. Sniffer Receiver Attenuation, 600 MHz LO, CW Signal 3 MHz Offset, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 59. Sniffer Receiver DC Offset vs. Sniffer Receiver Attenuation, 600 MHz LO, CS Signal 3 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 60. Sniffer Receiver HD2 vs. Sniffer Receiver Attenuation, 600 MHz LO, CW Signal 3 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 61. Sniffer Receiver HD3 vs. Sniffer Receiver Attenuation, 600 MHz LO, CW Signal 3 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 62. Sniffer Receiver EVM vs. Sniffer Receiver Input Power, 600 MHz LO, 20 MHz RF Bandwidth, LTE 20 MHz Uplink Centered at DC, BTC Active, 30.72 MSPS Sample Rate



Figure 63. Sniffer Receiver Gain vs. Sniffer Receiver Attenuation, 600 MHz LO, CW Signal 3 MHz Offset, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate

### 2.6 GHz BAND



Figure 64. Receiver Local Oscillator (LO) Leakage vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 65. Receiver Noise Figure vs. Receiver Attenuation, 2600 MHz LO, 40 MHz Bandwidth, 122.88 MSPS Sample Rate, 20 MHz Integration Bandwidth (Includes 1.4 dB Matching Circuit Loss)



Figure 66. Receiver Noise Figure vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate, 20 MHz Integration Bandwidth (Includes 1.4 dB Matching Circuit Loss)



Figure 67. Receiver IIP2 vs.  $f_1$  Offset Frequency, 2600 MHz LO, 0 dB Attenuation, 40 MHz RF Bandwidth,  $f_2 = f_1 + 1$  MHz, 122.88 MSPS Sample Rate



Figure 68. Receiver IIP2 vs. Intermodulation Frequency, 2600 MHz LO, 0 dB Attenuation, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 69. Receiver IIP3 vs. f<sub>1</sub> Offset Frequency, 2600 MHz LO, 0 dB Attenuation, 40 MHz RF Bandwidth, f<sub>2</sub> = 2 f<sub>1</sub> + 2 MHz, 122.88 MSPS Sample Rate



Figure 70. Receiver IIP3 vs. Intermodulation Frequency, 2600 MHz LO, 0 dB Attenuation, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 71. Receiver Image vs. Receiver Attenuation, 2600 MHz LO, Continuous Wave (CW) Signal 5 MHz Offset, 40 MHz RF Bandwidth, Background Tracking Calibration (BTC) Active, 122.88 MSPS Sample Rate



Figure 72. Receiver Gain vs. Receiver Attenuation, 2600 MHz LO, CW Signal 5 MHz Offset, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 73. Receiver DC Offset vs. Receiver Attenuation, 2550 MHz LO, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 74. Receiver HD2 vs. Receiver Attenuation, 2600 MHz LO, CW Signal 5 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 75. Receiver HD3 vs. Receiver Attenuation, 2600 MHz LO, CW Signal 5 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 40 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 76. Receiver Error Vector Magnitude (EVM) vs. Receiver Input Power, 2600 MHz LO, 40 MHz RF Bandwidth, LTE 20 MHz Uplink Centered at DC, BTC Active, 122.88 MSPS Sample Rate



Figure 77. Rx2 to Rx1 Crosstalk vs. Receiver LO Frequency, 40 MHz RF Bandwidth, CW Tone 3 MHz Offset from LO



Figure 78. Receiver Noise Figure vs. Close-In Interferer Signal Power, 2614 MHz LO, 2625 MHz CW Interferer, Noise Figure Integrated over 7 MHz to 10 MHz, 40 MHz RF Bandwidth



Figure 79. Receiver Noise Figure vs. Out-of-Band Interferer Signal Power, 2614 MHz LO, 2435 MHz CW Interferer, Noise Figure Integrated over 7 MHz to 10 MHz



Figure 80. Transmitter Image vs. RF Attenuation, 40 MHz RF Bandwidth, 2600 MHz LO, Transmitter Quadrature Error Correction (QEC) Tracking Run with Two 20 MHz LTE Downlink Carriers, Then Image Measured with CW 10 MHz Offset from LO, 3 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 81. Transmitter Image vs. Desired Offset Frequency, 40 MHz RF Bandwidth, 2300 MHz LO, 0 dB RF Attenuation, Transmitter QEC Tracking Run with Two 20 MHz LTE Downlink Carriers, Then Image Measured with CW Signal, 3 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 82. Tx Output Power, Transmitter QEC, and External LO Leakage Active, 5 MHz CW Offset Signal, 1 MHz Resolution Bandwidth, 245.76 MSPS Sample Rate



Figure 83. Transmitter LO Leakage vs. RF Attenuation, 2300 MHz LO, External Transmitter QEC and LO Leakage Tracking Active, CW Signal 10 MHz Offset from LO, 6 dB Digital Backoff, 1 MHz Measurement Bandwidth (If Input Power to the ORx Channel Is Not Held Constant, Device Performance Degrades as Shown in This Figure)



Figure 84. Transmitter LO Leakage vs. Offset Frequency, External Transmitter QEC and LO Leakage Tracking Active, 6 dB Digital Backoff, 1 MHz Measurement Bandwidth



Figure 85. Tx1 to Rx1 Crosstalk vs. Receiver LO Frequency, 40 MHz Receiver RF Bandwidth, 40 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 86. Tx2 to Rx2 Crosstalk vs. Receiver LO Frequency, 40 MHz Receiver RF Bandwidth, 40 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 87. Tx2 to Tx1 Crosstalk vs. Transmitter LO Frequency, 40 MHz RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 88. Transmitter Noise vs. RF Attenuation, 2600 MHz LO, 10 MHz Offset Frequency



Figure 89. Tx Adjacent Channel Leakage Ratio vs. RF Attenuation, 2600 MHz LO, 40 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, Transmitter QEC and LO Leakage Tracking Active



Figure 90. Tx Alternate Channel Leakage Ratio vs. RF Attenuation, 2600 MHz LO, 40 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, 2 dB Digital Backoff, Transmitter QEC and LO Leakage Tracking Active



Figure 91. LO Phase Noise vs. Offset Frequency, 3 dB Digital Backoff, 2600 MHz



Figure 92. Tx Integrated Phase Noise vs. Transmitter LO Frequency, 40 MHz RF Bandwidth, Continuous Wave 20 MHz Offset from LO, 3 dB Digital Backoff



Figure 93. Transmitter OIP3 vs. RF Attenuation, 2600 MHz LO, 40 MHz RF Bandwidth,  $f_1$  = 20 MHz,  $f_2$  = 21 MHz, 3 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 94. Tx Output Power Spectrum, 2 dB Digital and 3 dB RF Backoff, 40 MHz RF Bandwidth, Transmitter QEC and Internal LO Leakage Active, LTE 10 MHz Signal, 2600 MHz LO, 1 MHz Resolution Bandwidth, 245.76 MSPS Sample Rate



Figure 95. Tx Output Power Spectrum, 2 dB Digital and 3 dB RF Backoff, 40 MHz RF Bandwidth, Transmitter QEC and Internal LO Leakage Active, LTE 10 MHz Signal, 2600 MHz LO, 1 MHz Resolution Bandwidth, 245.76 MSPS Sample Rate



Figure 96. Transmitter EVM vs. RF Attenuation, 2550 MHz LO, Transmitter LO Leakage and Transmitter QEC Tracking Active, 200 MHz RF Bandwidth, LTE 20 MHz Downlink Signal, 245.76 MSPS Sample Rate



Figure 97. Transmitter HD2 vs. RF Attenuation, 2600 MHz LO, 2605 MHz CW Desired Signal, 40 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 98. Transmitter HD3 vs. RF Attenuation, 2600 MHz LO, 2605 MHz CW Desired Signal, 40 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 99. Transmitter Output Power vs. RF Attenuation, 2600 MHz LO, 2605MHz CW Desired Signal, 40 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 100. Tx Attenuation Step Error vs. RF Attenuation, 2600 MHz LO, 2610 MHz CW Desired Signal, 40 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 101. Transmitter Frequency Response Deviation from Flatness vs. Frequency Offset from LO, 2600 MHz LO, 100 MHz RF Bandwidth, 6 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 102. Observation Receiver LO Leakage vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 103. Observation Receiver Noise Figure vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate, 100 MHz Integration Bandwidth



Figure 104. Observation Receiver IIP2 vs.  $f_1$  Offset Frequency, 2600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth,  $f_2 = f_1 + 1$  MHz, 245.76 MSPS Sample Rate



Figure 105. Observation Receiver IIP2 vs. Intermodulation Frequency ( $f_2 - f_1$ ), 2600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 106. Observation Receiver IIP3 vs.  $f_1$  Offset Frequency, 2600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth,  $f_2 = 2f_1 + 1$  MHz, 245.76 MSPS Sample Rate



Figure 107. Observation Receiver IIP3 vs. Intermodulation Frequency (f<sub>2</sub> – 2f<sub>1</sub>), 2600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 108. Observation Receiver Image vs. Observation Receiver Attenuation, 2600 MHz LO, CW Signal 25 MHz Offset, 200 MHz RF Bandwidth, BTC Active, 245.76 MSPS Sample Rate



Figure 109. Observation Receiver Gain vs. Observation Receiver Attenuation, 2600 MHz LO, CW Signal 25 MHz Offset, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 110. Observation Receiver DC Offset vs. Observation Receiver Attenuation, 2600 MHz LO, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 111. Observation Receiver HD2 vs. Observation Receiver Attenuation, 2600 MHz LO, CW Signal 25 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 112. Observation Receiver HD3 vs. Observation Receiver Attenuation, 2600 MHz LO, CW Signal 25 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 113. Sniffer Receiver LO Leakage vs. Sniffer Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 114. Sniffer Receiver Noise Figure vs. Sniffer Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate, 20 MHz Integration Bandwidth



Figure 115. Sniffer Receiver IIP2 vs. Intermodulation Frequency ( $f_2 - f_1$ ), 2600 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 116. Sniffer Receiver IIP3 vs. Intermodulation Frequency (f<sub>2</sub> – 2f<sub>1</sub>), 2600 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 117. Sniffer Receiver Image vs. Sniffer Receiver Attenuation, 2600 MHz LO, CW Signal 1 MHz Offset, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 118. Sniffer Receiver DC Offset vs. Sniffer Receiver Attenuation, 2600 MHz LO, CW Signal 1 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 119. Sniffer Receiver HD2 vs. Sniffer Receiver Attenuation, 2600 MHz LO, CW Signal 1 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 120. Sniffer Receiver HD3 vs. Sniffer Receiver Attenuation, 2600 MHz LO, CW Signal 1 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate



Figure 121. Sniffer Receiver EVM vs. Sniffer Receiver Input Power, 2600 MHz LO, 20 MHz RF Bandwidth, LTE 20 MHz Uplink Centered at DC, BTC Active, 30.72 MSPS Sample Rate



Figure 122. Sniffer Receiver Gain vs. Sniffer Receiver Attenuation, 2600 MHz LO, CW Signal 1 MHz Offset, 20 MHz RF Bandwidth, 30.72 MSPS Sample Rate

### 3.5 GHz BAND



Figure 123. Receiver Local Oscillator (LO) Leakage vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 100 MHz RF Bandwidth, 153.6 MSPS Sample Rate



Figure 124. Receiver Noise Figure vs. Receiver Attenuation, 3500 MHz LO, 100 MHz Bandwidth, 153.6 MSPS Sample Rate, 50 MHz Integration Bandwidth (Includes 1 dB Matching Circuit Loss)



Figure 125. Receiver Noise Figure vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 100 MHz RF Bandwidth, 153.6 MSPS Sample Rate, 50 MHz Integration Bandwidth (Includes 1 dB Matching Circuit Loss)



Figure 126. Receiver IIP2 vs. f<sub>1</sub> Offset Frequency, 3500 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, f<sub>2</sub> = f<sub>1</sub> + 1 MHz, 153.6 MSPS Sample Rate



Figure 127. Receiver IIP2 vs. Intermodulation Frequency, 3500 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, 153.6 MSPS Sample Rate



Figure 128. Receiver IIP3 vs. f<sub>1</sub> Offset Frequency, 3500 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, f<sub>2</sub> = 2 f<sub>1</sub> + 1 MHz, 153.6 MSPS Sample Rate



Figure 129. Receiver IIP3 vs. Intermodulation Frequency, 3500 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, 153.6 MSPS Sample Rate



Figure 130. Receiver Image vs. Receiver Attenuation, 3500 MHz LO, Continuous Wave (CW) Signal 17 MHz Offset, 100 MHz RF Bandwidth, Background Tracking Calibration (BTC) Active, 153.6 MSPS Sample Rate



Figure 131. Receiver Gain vs. Receiver Attenuation, 3500 MHz LO, CW Signal 17 MHz Offset, 100 MHz RF Bandwidth, De-Embedded to Receiver Port, 153.6 MSPS Sample Rate



Figure 132. Receiver DC Offset vs. Receiver Attenuation, 3500 MHz LO, 100 MHz RF Bandwidth, 153.6 MSPS Sample Rate



Figure 133. Receiver HD2 vs. Receiver Attenuation, 3500 MHz LO, CW Signal 17 MHz Offset, —14 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 100 MHz RF Bandwidth, 153.6 MSPS Sample Rate



Figure 134. Receiver HD3 vs. Receiver Attenuation, 3500 MHz LO, CW Signal 17 MHz Offset, –14 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 100 MHz RF Bandwidth, 153.6 MSPS Sample Rate



Figure 135. Receiver Error Vector Magnitude (EVM) vs. Receiver Input Power, 3600 MHz LO, 100 MHz RF Bandwidth, LTE 20 MHz Uplink Centered at DC, BTC Active, 153.6 MSPS Sample Rate



Figure 136. Rx2 to Rx1 Crosstalk vs. Receiver LO Frequency, 100 MHz RF Bandwidth, CW Tone 3 MHz Offset from LO



Figure 137. Receiver Noise Figure vs. Close-In Interferer Signal Power, 3614 MHz LO, 3625 MHz CW Interferer, Noise Figure Integrated over 7 MHz to 10 MHz, 100 MHz RF Bandwidth



Figure 138. Receiver Noise Figure vs. Out of Band Interferer Signal Power, 3614 MHz LO, 3665 MHz CW Interferer, Noise Figure Integrated over 7 MHz to 10 MHz



Figure 139. Transmitter Image vs. RF Attenuation, 100 MHz RF Bandwidth, 3550 MHz LO, Transmitter Quadrature Error Correction (QEC) Tracking Run with Two 20 MHz, LTE Downlink Carriers, Then Image Measured with CW 10 MHz Offset from LO, 6 dB Digital Backoff, 307.2 MSPS Sample Rate



Figure 140. Transmitter Image vs. Desired Offset Frequency, 100 MHz RF Bandwidth, 3550 MHz LO, 0 dB RF Attenuation, Transmitter QEC Tracking Run with Two 20 MHz LTE Downlink Carriers, Then Image Measured with CW Signal, 6 dB Digital Backoff, 307.2 MSPS Sample Rate



Figure 141. Tx Output Power, Transmitter QEC and External LO Leakage Active, 5 MHz CW Offset Signal, 1 MHz Resolution Bandwidth, 307.2 MSPS Sample Rate



Figure 142. Transmitter LO Leakage vs. RF Attenuation, 3550 MHz LO, Transmitter QEC and External LO Leakage Tracking Active, CW Signal 10 MHz Offset from LO, 6 dB Digital Backoff, 1 MHz Measurement Bandwidth (If Input Power to ORx Channel Is Not Held Constant, Performance Degrades as Shown in This Plot)



Figure 143. Transmitter LO Leakage vs. Offset Frequency, Transmitter QEC and External LO Leakage Tracking Active, 6 dB Digital Backoff, 1 MHz Measurement Bandwidth



Figure 144. Tx1 to Rx1 Crosstalk vs. Receiver LO Frequency, 100 MHz Receiver RF Bandwidth, 100 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 145. Tx2 to Rx2 Crosstalk vs. Receiver LO Frequency, 100 MHz Receiver RF Bandwidth, 100 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 146. Tx2 to Tx1 Crosstalk vs. Transmitter LO Frequency, 100 MHz RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 147. Transmitter Noise vs. RF Attenuation, 3500 MHz LO, 100 MHz Offset Frequency, Zeros Input Data



Figure 148. Tx Adjacent Channel Leakage Ratio vs. RF Attenuation, 3500 MHz LO, 100 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, 2 dB Digital Backoff, Transmitter QEC and LO Leakage Tracking Active



Figure 149. Tx Alternate Channel Leakage Ratio vs. RF Attenuation, 3500 MHz LO, 100 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, 2 dB Digital Backoff, Transmitter QEC and LO Leakage Tracking Active



Figure 150. LO Phase Noise vs. Offset Frequency, 3 dB Digital Backoff, 3500 MHz LO



Figure 151. Tx Integrated Phase Noise vs. Transmitter LO Frequency, 100 MHz RF Bandwidth, CW 20 MHz Offset from LO, 3 dB Digital Backoff



Figure 152. Transmitter OIP3 vs. RF Attenuation, 3500 MHz LO, 100 MHz RF Bandwidth,  $f_1$  = 20 MHz,  $f_2$  = 21 MHz, 3 dB Digital Backoff, 307.2 MSPS Sample Rate



Figure 153. Tx Output Power Spectrum, 2 dB Digital and 3 dB RF Backoff, 100 MHz RF Bandwidth, Transmitter QEC and Internal LO Leakage Active, LTE 10 MHz Signal, 3500 MHz LO, 1 MHz Resolution Bandwidth, 307.2 MSPS Sample Rate



Figure 154. Tx Output Power Spectrum, 2 dB Digital and 3 dB RF Backoff, 100 MHz RF Bandwidth, Transmitter QEC and Internal LO Leakage Active, LTE 10 MHz Signal, 3500 MHz LO, 1 MHz Resolution Bandwidth, 307.2 MSPS Sample Rate (Noise Floor Includes Test Equipment Response)



Figure 155. Transmitter EVM vs. RF Attenuation, 3500 MHz LO, Transmitter LO Leakage, and Transmitter QEC Tracking Active, 100 MHz RF Bandwidth, LTE 20 MHz Downlink Signal, 307.2 MSPS Sample Rate



Figure 156. Transmitter HD2 vs. RF Attenuation, 3500 MHz LO, 3505 MHz CW Desired Signal, 100 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 157. Transmitter HD3 vs. RF Attenuation, 3500 MHz LO, 3505 MHz CW Desired Signal, 100 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 158. Transmitter Output Power vs. RF Attenuation, 3500 MHz LO, 3505 MHz CW Desired Signal, 100 MHz RF Bandwidth, 2 dB Digital Backoff, 307.2 MSPS Sample Rate



Figure 159. Tx Attenuation Step Error vs. RF Attenuation, 3500 MHz LO, 3510 MHz CW Desired Signal, 100 MHz RF Bandwidth, De-Embedded to Transmitter Port, 307.2 MSPS Sample Rate



Figure 160. Transmitter Frequency Response Deviation from Flatness vs. Frequency Offset from LO, 3500 MHz LO, 100 MHz RF Bandwidth, 6 dB Digital Backoff, 307.2 MSPS Sample Rate



Figure 161. Observation Receiver LO Leakage vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 240 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 162. Observation Receiver Noise Figure vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 240 MHz RF Bandwidth, 307.2 MSPS Sample Rate, 120 MHz Integration Bandwidth



Figure 163. Observation Receiver IIP2 vs.  $f_1$  Offset Frequency, 3600 MHz LO, 0 dB Attenuation, 240 MHz RF Bandwidth,  $f_2 = f_1 + 1$  MHz, 307.2 MSPS Sample Rate



Figure 164. Observation Receiver IIP2 vs. Intermodulation Frequency ( $f_2 - f_1$ ), 3500 MHz LO, 0 dB Attenuation, 240 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 165. Observation Receiver IIP3 vs.  $f_1$  Offset Frequency, 3600 MHz LO, 0 dB Attenuation, 240 MHz RF Bandwidth,  $f_2$  = 2 $f_1$  + 1 MHz, 307.2 MSPS Sample Rate



Figure 166. Observation Receiver IIP3 vs. Intermodulation Frequency (f<sub>2</sub> – 2f<sub>1</sub>), 3500 MHz LO, 0 dB Attenuation, 240 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 167. Observation Receiver Image vs. Observation Receiver Attenuation, 3500 MHz LO, CW Signal 25 MHz Offset, 240 MHz RF Bandwidth, BTC Active, 307.2 MSPS Sample Rate



Figure 168. Observation Receiver Gain vs. Observation Receiver Attenuation, 3500 MHz LO, CW Signal 25 MHz Offset, 240 MHz RF Bandwidth, De-Embedded to Receiver Port, 307.2 MSPS Sample Rate



Figure 169. Observation Receiver DC Offset vs. Observation Receiver Attenuation, 3500 MHz LO, 240 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 170. Observation Receiver HD2 vs. Observation Receiver Attenuation, 3500 MHz LO, CW Signal 25 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 240 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 171. Observation Receiver HD3 vs. Observation Receiver Attenuation, 3500 MHz LO, CW Signal 25 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 240 MHz RF Bandwidth, 307.2 MSPS Sample Rate



Figure 172. Sniffer Receiver LO Leakage vs. Sniffer Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate



Figure 173. Sniffer Receiver Noise Figure vs. Sniffer Receiver LO Frequency, 0 dB Receiver Attenuation, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate, 10 MHz Integration Bandwidth



Figure 174. Sniffer Receiver IIP2 vs. Intermodulation Frequency ( $f_2 - f_1$ ), 3500 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate



Figure 175. Sniffer Receiver IIP3 vs. Intermodulation Frequency  $(f_2 - 2f_1)$ , 3500 MHz LO, 0 dB Attenuation, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate



Figure 176. Sniffer Receiver Image vs. Sniffer Receiver Attenuation, 3500 MHz LO, CW Signal 5 MHz Offset, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate



Figure 177. Sniffer Receiver DC Offset vs. Sniffer Receiver Attenuation, 3500 MHz LO, CW Signal 5 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate



Figure 178. Sniffer Receiver HD2 vs. Sniffer Receiver Attenuation, 3500 MHz LO, CW Signal 5 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate



Figure 179. Sniffer Receiver HD3 vs. Sniffer Receiver Attenuation, 3500 MHz LO, CW Signal 5 MHz Offset, –35 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 20 MHz RF Bandwidth, 38.4 MSPS Sample Rate



Figure 180. Sniffer Receiver EVM vs. Sniffer Receiver Input Power, 3600 MHz LO, 20 MHz RF Bandwidth, LTE 20 MHz Uplink Centered at DC, BTC Active, 38.4 MSPS Sample Rate



Figure 181. Sniffer Receiver Gain vs. Sniffer Receiver Attenuation, 3600 MHz LO, CW Signal 5 MHz Offset, 20 MHz RF Bandwidth, De-Embedded to Receiver Port, 38.4 MSPS Sample Rate

#### 5.5 GHz BAND



Figure 182. Receiver Local Oscillator (LO) Leakage vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 183. Receiver Noise Figure vs. Receiver Attenuation, 5600 MHz LO, 100 MHz Bandwidth, 122.88 MSPS Sample Rate, 50 MHz Integration Bandwidth (Includes 1.2 dB Matching Circuit Loss)



Figure 184. Receiver Noise Figure vs. Receiver LO Frequency, 0 dB Receiver Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate, 50 MHz Integration Bandwidth (Includes 1.2 dB Matching Circuit Loss)



Figure 185. Receiver IIP2 vs.  $f_1$  Offset Frequency, 5600 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth,  $f_2 = f_1 + 1$  MHz, 122.88 MSPS Sample Rate



Figure 186. Receiver IIP2 vs. Intermodulation Frequency, 5600 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 187. Receiver IIP3 vs.  $f_1$  Offset Frequency, 5600 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth,  $f_2 = 2 f_1 + 2$  MHz, 122.88 MSPS Sample Rate



Figure 188. Receiver IIP3 vs. Intermodulation Frequency, 5600 MHz LO, 0 dB Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 189. Receiver Image vs. Receiver Attenuation, 5600 MHz LO, Continuous Wave (CW) Signal 10 MHz Offset, 100 MHz RF Bandwidth, Background Tracking Calibration (BTC) Active, 122.88 MSPS Sample Rate



Figure 190. Receiver Gain vs. Receiver Attenuation, 5600 MHz LO, CW Signal 10 MHz Offset, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 191. Receiver DC Offset vs. Receiver Attenuation, 5850 MHz LO, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 192. Receiver HD2 vs. Receiver Attenuation, 5600 MHz LO, CW Signal 10 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation, 100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 193. Receiver HD3 vs. Receiver Attenuation, 5600 MHz LO, CW Signal 10 MHz Offset, –20 dBm at 0 dB Attenuation, Input Power Increasing Decibel for Decibel with Attenuation,100 MHz RF Bandwidth, 122.88 MSPS Sample Rate



Figure 194. Receiver Error Vector Magnitude (EVM) vs. Receiver Input Power, 5600 MHz LO, 100 MHz RF Bandwidth LTE, 20 MHz Uplink Centered at DC, BTC Active, 122.88 MSPS Sample Rate



Figure 195. Rx2 to Rx1 Crosstalk vs. Receiver LO Frequency, 100 MHz RF Bandwidth, CW Tone 3 MHz Offset from LO



Figure 196. Receiver Noise Figure vs. Out-of-Band Interferer Signal Power, 5400 MHz LO, 5600 MHz CW Interferer, NF Integrated over 7 MHz to 10 MHz



Figure 197. Transmitter Image vs. RF Attenuation, 75 MHz RF Bandwidth, 5600 MHz LO, 0 dB RF Attenuation, Transmitter Quadrature Error Correction (QEC) Tracking Run with Two 20 MHz LTE Downlink Carriers, Then Image Measured with CW 10 MHz Offset from LO, 3 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 198. Transmitter Image vs. Desired Offset Frequency, 75 MHz RF Bandwidth, 5600 MHz LO, 0 dB RF Attenuation, Transmitter QEC Tracking Run with Two 20 MHz LTE Downlink Carriers, Then Image Measured with CW Signal, 3 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 199. Tx Output Power, Transmitter QEC, and External LO Leakage Active, 5 MHz CW Offset Signal, 1 MHz Resolution Bandwidth, 245.76 MSPS Sample Rate



Figure 200. Transmitter LO Leakage vs. RF Attenuation, 5600 MHz LO, External Transmitter QEC, and LO Leakage Tracking Active, CW Signal 10 MHz Offset from LO, 6 dB Digital Backoff, 1 MHz Measurement Bandwidth



Figure 201. Transmitter LO Leakage vs. Offset Frequency, External Transmitter QEC and LO Leakage Tracking Active, 6 dB Digital Backoff, 1 MHz Measurement Bandwidth



Figure 202. Tx1 to Rx1 Crosstalk vs. Receiver LO Frequency, 100 MHz Receiver RF Bandwidth, 75 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 203. Tx2 to Rx2 Crosstalk vs. Receiver LO Frequency, 100 MHz Receiver RF Bandwidth, 75 MHz Transmitter RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 204. Tx2 to Tx1 Crosstalk vs. Transmitter LO Frequency, 75 MHz RF Bandwidth, CW Signal 3 MHz Offset from LO



Figure 205. Transmitter Noise vs. RF Attenuation, 5600 MHz LO, 1 MHz Offset Frequency



Figure 206. Tx Adjacent Channel Leakage Ratio vs. RF Attenuation, 5600 MHz LO, 75 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, Transmitter QEC and LO Leakage Tracking Active



Figure 207. Tx Alternate Channel Leakage Ratio vs. RF Attenuation, 5600 MHz LO, 75 MHz RF Bandwidth, Four-Carrier W-CDMA Desired Signal, 2 dB Digital Backoff, Transmitter QEC and LO Leakage Tracking Active



Figure 208. LO Phase Noise vs. Offset Frequency, 3 dB Digital Backoff, 5850 MHz LO



Figure 209. Tx Integrated Phase Noise vs. Transmitter LO Frequency, 75 MHz RF Bandwidth, CW 10 MHz Offset from LO, 3 dB Digital Backoff



Figure 210. Transmitter OIP3 vs. RF Attenuation, 5600 MHz LO, 75 MHz RF Bandwidth,  $f_1$  = 20 MHz,  $f_2$  = 21 MHz, 3 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 211. Tx Output Power Spectrum, 3 dB Digital and 1 dB RF Backoff, 40 MHz RF Bandwidth, Transmitter QEC, and Internal LO Leakage Active, LTE 10 MHz Signal, 5850 MHz LO, 1 MHz Resolution Bandwidth, 122.88 MSPS Sample Rate, Test Equipment Noise Floor De-Embedded



Figure 212. Tx Output Power Spectrum, 3 dB Digital and 1 dB RF Backoff, 40 MHz RF Bandwidth, Transmitter QEC, and Internal LO Leakage Active, LTE 10 MHz Signal, 5850 MHz LO, 1 MHz Resolution Bandwidth, 122.88 MSPS Sample Rate, Test Equipment Noise Floor De-Embedded



Figure 213. Transmitter EVM vs. RF Attenuation, 5600 MHz LO, Transmitter LO Leakage, and Transmitter QEC Tracking Active, 75 MHz RF Bandwidth, LTE 20 MHz Downlink Signal, 245.76 MSPS Sample Rate



Figure 214. Transmitter HD2 vs. RF Attenuation, 5850 MHz LO, 5855 MHz CW Desired Signal, 75 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 215. Transmitter HD3 vs. RF Attenuation, 5850 MHz LO, 5855 MHz CW Desired Signal, 75 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 216. Transmitter Output Power vs. RF Attenuation, 5850 MHz LO, 5855 MHz CW Desired Signal, 75 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 217. Tx Attenuation Step Error vs. RF Attenuation, 5850 MHz LO, 5855 MHz CW Desired Signal, 75 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 218. Transmitter Frequency Response Deviation from Flatness vs. Frequency Offset from LO, 5850 MHz LO, 200 MHz Synthesis Bandwidth, 6 dB Digital Backoff, 245.76 MSPS Sample Rate



Figure 219. Observation Receiver LO Leakage vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 220. Observation Receiver Noise Figure vs. Observation Receiver LO Frequency, 0 dB Receiver Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate, 100 MHz Integration Bandwidth



Figure 221. Observation Receiver IIP2 vs.  $f_1$  Offset Frequency, 5600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth,  $f_2 = f_1 + 1$  MHz, 245.76 MSPS Sample Rate



Figure 222. Observation Receiver IIP2 vs. Intermodulation Frequency ( $f_2 - f_1$ ), 5600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 223. Observation Receiver IIP3 vs.  $f_1$  Offset Frequency, 5600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth,  $f_2$  = 2  $f_1$  + 1 MHz, 245.76 MSPS Sample Rate



Figure 224. Observation Receiver IIP3 vs. Intermodulation Frequency (f<sub>2</sub> – 2f<sub>1</sub>), 5600 MHz LO, 0 dB Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 225. Observation Receiver Image vs. Observation Receiver Attenuation, 5600 MHz LO, CW Signal 30 MHz Offset, 200 MHz RF Bandwidth, BTC Active, 245.76 MSPS Sample Rate



Figure 226. Observation Receiver Gain vs. Observation Receiver Attenuation, 5600 MHz LO, CW Signal 30 MHz Offset, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 227. Observation Receiver DC Offset vs. Observation Receiver Attenuation, 5850 MHz LO, CW Signal 30 MHz Offset, –15 dBm Input, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 228. Observation Receiver HD2 vs. Observation Receiver Attenuation, 5600 MHz LO, CW Signal 30 MHz Offset, –15 dBm Input, Input Power Increasing Decibel for Decibel with Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate



Figure 229. Observation Receiver HD3 vs. Observation Receiver Attenuation, 5600 MHz LO, CW Signal 30 MHz Offset, –15 dBm Input, Input Power Increasing Decibel for Decibel with Attenuation, 200 MHz RF Bandwidth, 245.76 MSPS Sample Rate

# THEORY OF OPERATION

The AD9371 is a highly integrated RF transceiver that can be configured for a wide range of applications. The device integrates all the RF, mixed-signal, and digital blocks necessary to provide transmit and receive functions in a single device. Programmability allows the two receiver channels and two transmitter channels to be used in TDD and FDD systems for 3G and 4G cellular standards.

The observation receiver channel has two inputs for use in monitoring the transmitter outputs. This channel has a wide channel bandwidth that receives the entire transmit band and feeds it back to the digital section for error correction purposes. In addition, three sniffer receiver inputs can monitor different radio frequency bands (one at a time). These channels share the baseband ADC and digital processing with the two ORx inputs.

The AD9371 contains four high speed serial interface links for the transmit chain and four high speed serial interface links shared by the Rx, ORx, and SnRx channels (JESD204B, Subclass 1 compliant), providing a low pin count and reliable data interface to a field-programmable gate array (FPGA) or other custom integrated baseband solutions.

The AD9371 also provides self calibration for dc offset, LO leakage, and quadrature error correction using an integrated microcontroller core to maintain a high performance level under varying temperatures and input signal conditions. Firmware is supplied with the device to schedule all calibrations with no user interaction. The device includes test modes that allows system designers to debug designs during prototyping and optimize radio configurations.

# TRANSMITTER (Tx)

The AD9371 employs a direct conversion transmitter architecture consisting of two identical and independently controlled channels that provide all the digital processing, mixed signal, and RF blocks necessary to implement a direct conversion system. Both channels share a common frequency synthesizer.

The digital data from the JESD204B lanes pass through a fully programmable 96-tap FIR filter with optional interpolation. The FIR output is sent to a series of conversion filters that provide additional filtering and data rate interpolation prior to reaching the DAC. Each DAC has an adjustable sample rate and is linear up to full scale.

When converted to baseband analog signals, the in-phase (I) and quadrature (Q) signals are filtered to remove sampling artifacts, and then the signals are fed to the upconversion mixers. At the mixer stage, the I and Q signals are recombined and modulated onto the carrier frequency for transmission to the output stage. Each transmit chain provides a wide attenuation adjustment range with fine granularity to help designers optimize SNR.

# **RECEIVER (Rx)**

The AD9371 contains dual receiver channels. Each Rx channel is a direct conversion system that contains a programmable attenuator stage, followed by matched I and Q mixers that downconvert received signals to baseband for digitization.

To achieve gain control, a programmed gain index map is implemented. This gain map distributes attenuation among the various Rx blocks for optimal performance at each power level. In addition, support is available for both automatic and manual gain control modes.

The receiver includes  $\Sigma$ - $\Delta$  ADCs and adjustable sample rates that produce data streams from the received signals. The signals can be conditioned further by a series of decimation filters and a fully programmable 72-tap FIR filter with additional decimation settings. The sample rate of each digital filter block is adjustable by changing the decimation factors to produce the desired output data rate.

#### **OBSERVATION RECEIVER (ORx)**

The ORx operates in a similar manner to the main receivers. Each input is differential and uses a dedicated mixer. The ORx inputs share a baseband ADC and baseband section; therefore, only one can be active at any time. The mixed-signal and digital section is identical in design and operation to the main receiver channels. This channel can monitor the Tx channels and implement error correction functions. It can also be used as a general-purpose receiver.

# **SNIFFER RECEIVER (SnRx)**

The sniffer receiver provides three differential inputs that can monitor different frequency bands. Each input has a low noise amplifier (LNA) that is multiplexed to feed a single mixer. The output of this mixer stage is multiplexed with the ORx receiver mixers to feed the same baseband section. The SnRx bandwidth is limited to 20 MHz. This receiver can also be used as a general-purpose receiver if the bandwidth and RF performance are acceptable for a given application. The sniffer channel has limited operation from 400 MHz to 4000 MHz. Performance cannot be guaranteed for LO settings above 4000 MHz.

These receiver inputs also provide an LNA bypass mode that removes the gain of the LNA when large signals are present. Note that no requirements for the LNA bypass mode are included in Table 1; performance specifications are only relative to the scenario in which the LNA is enabled.

#### **CLOCK INPUT**

The AD9371 requires a differential clock connected to the DEV\_CLK\_IN+/DEV\_CLK\_IN- pins. The frequency of the clock input must be between 10 MHz and 320 MHz, and it must have very low phase noise because this signal generates the RF local oscillator and internal sampling clocks.

#### **SYNTHESIZERS**

#### **RF PLL**

The AD9371 contains three fractional-N PLLs to generate the RF LOs used by the transmitter, receiver, and observation receiver. The PLL incorporates an internal VCO and loop filter that require no external components. The internal VCO LDO regulators eliminate the need for additional external power supplies for the PLLs. These regulators only require an external bypass capacitor for each supply.

#### Clock PLL

The AD9371 contains a PLL synthesizer that generates all of the baseband related clock signals and SERDES clocks. This PLL is programmed based on the data rate and sample rate requirements of the system.

#### **External LO Inputs**

The AD9371 provides two external LO inputs to allow an external synthesizer to be used with the device. These inputs must be 2× the desired LO frequency. Note that operation for the external LO option is limited to a maximum of 4000 MHz. One input pair is dedicated to the receiver LO generation circuit and the other input provides the input to the transmitter and observation receiver LO generation blocks. Note that the observation receiver can obtain the LO from either the Tx LO generator block or its own dedicated PLL. When the sniffer channel is enabled, the LO for this block can only come from the dedicated internal observation channel PLL.

#### **SERIAL PERIPHERAL INTERFACE (SPI) INTERFACE**

The AD9371 uses a SPI to communicate with the baseband processor (BBP). This interface can be configured as a 4-wire interface with dedicated receive and transmit ports, or it can be configured as a 3-wire interface with a bidirectional data communications port. This bus allows the BBP to set all device control parameters using a simple address data serial bus protocol.

Write commands follow a 24-bit format. The first bit sets the bus direction of the bus transfer. The next 15 bits set the address where data is written. The final eight bits are the data being transferred to the specific register address.

Read commands follow a similar format with the exception that the first 16 bits are transferred on the SDIO pin, and the final eight bits are read from the AD9371, either on the SDO pin in 4-wire mode or on the SDIO pin in 3-wire mode.

# GPIO\_x AND GPIO\_3P3\_x PINS

The AD9371 general-purpose input/output signals referenced to the VDD\_IF supply can be configured for numerous functions. Some of these pins, when configured as outputs, are used by the BBP as real-time signals to provide a number of internal settings and measurements. This configuration allows the BBP to monitor receiver performance in different situations. A pointer register selects what information is output to these pins. Signals used for

manual gain mode, calibration flags, state machine states, and various receiver parameters are among the outputs that can be monitored on these pins. In addition, certain pins can be configured as inputs and used in various functions such as setting the receiver gain in real time.

The GPIO\_3P3\_x pins referenced to the VDDA\_3P3 supply are also included in the device and can provide control signals to the external components such as VGAs or attenuators in the RF section that typically use a higher reference voltage.

#### **AUXILIARY CONVERTERS**

# Auxiliary ADC Inputs (AUXADC\_x)

The AD9371 contains an auxiliary ADC that is multiplexed to four input pins (AUXADC\_0 through AUXADC\_3). This block can monitor system voltages without adding additional components. The auxiliary ADC is 12 bits with an input voltage range of 0.05 V to VDDA\_3P3 - 0.25 V. When enabled, the auxiliary ADC is free running. Software reads of the output value provide the last value latched at the ADC output.

#### Auxiliary DACs (AUXDAC\_x)

The AD9371 contains 10 identical auxiliary DACs (AUXDAC\_0 to AUXDAC\_9) that can supply bias voltages, analog control voltages, or other system functionality. The inputs of these auxiliary DACs (AUXDAC\_0 to AUXDAC\_9) are multiplexed with the GPIO\_3P3\_x pins according to Table 7. The auxiliary DACs are 10 bits and have an output voltage range of approximately 0.5 V to VDDA\_3P3 – 0.3 V and have a current drive of 10 mA.

Table 7. AUXDAC Input Pin Assignments

| GPIO_3P3 Pin | AUXDAC Output |
|--------------|---------------|
| GPIO_3P3_9   | AUXDAC_0      |
| GPIO_3P3_7   | AUXDAC_1      |
| GPIO_3P3_6   | AUXDAC_2      |
| GPIO_3P3_10  | AUXDAC_3      |
| GPIO_3P3_0   | AUXDAC_4      |
| GPIO_3P3_1   | AUXDAC_5      |
| GPIO_3P3_3   | AUXDAC_6      |
| GPIO_3P3_4   | AUXDAC_7      |
| GPIO_3P3_5   | AUXDAC_8      |
| GPIO_3P3_8   | AUXDAC_9      |

#### **JESD204B DATA INTERFACE**

The digital data interface for the AD9371 uses JEDEC Standard JESD204B Subclass 1. The serial interface operates at speeds of up to 6144 Mbps. The benefits of the JESD204B interface include a reduction in required board area for data interface routing and smaller package options due to the need for fewer pins. Digital filtering is included in all receiver and transmitter paths to provide proper signal conditioning and sampling rates to meet the JESD204B data requirements. Examples of the digital filtering configurations for the Tx and Rx paths are shown in Figure 230 and Figure 231, respectively.

| Tx/Tx Synthesis/<br>Rx Bandwidth (MHz) | Tx Input<br>Rate (MSPS) | Rx Output<br>Rate (MSPS) | JESD204B Lane Rate<br>(Mbps), Two Tx/Two Rx | JESD204B (No. of Lanes) Tx/Rx | Reference Clock Options (MHz) |
|----------------------------------------|-------------------------|--------------------------|---------------------------------------------|-------------------------------|-------------------------------|
| 100/250/100                            | 307.2                   | 153.6                    | 6144                                        | 4/2                           | 122.88, 153.6, 245.76, 307.2  |
| 75/200/100                             | 245.76                  | 122.88                   | 4915.2                                      | 4/2                           | 122.88, 245.76                |
| 20/100/40                              | 122.88                  | 61.44                    | 2457.6                                      | 4/2                           | 122.88, 245.76                |
| 20/100/20                              | 122.88                  | 30.72                    | 2457.6                                      | 4/1                           | 122.88, 245.76                |



Figure 231. Data Rx Data Path Filter Implementation

#### **POWER SUPPLY SEQUENCE**

The AD9371 requires a specific power-up sequence to avoid undesired power-up currents. The optimal power-on sequence starts the process by powering up the VDIG and the VDDA\_1P3 (analog) supplies simultaneously. If they cannot power up simultaneously, the VDIG supply must power up first. The VDDA\_3P3, VDDA\_1P8, and JESD\_VTT\_DES supplies must then power up after the VDIG and VDDA\_1P3 supplies. Note that the VDD\_IF supply can power up at any time. It is also recommended to toggle the RESET signal after power has stabilized prior to configuration. Follow the reverse order of the power-up sequence to power-down.

Note that VDDA\_1P3 refers to all analog 1.3 V supplies including the following: VDDA\_BB, VDDA\_CLKSYNTH, VDDA\_TXLO, VDDA\_RXRF, VDDA\_RXSYNTH, VDDA\_RXVCO, VDDA\_RXTX, VDDA\_TXSYNTH, VDDA\_TXVCO, VDDA\_CALPLL, VDDA\_SNRXSYNTH, VDDA\_SNRXVCO, VDDA\_CLK, and VDDA\_RXLO.

#### **JTAG BOUNDARY SCAN**

The AD9371 provides support for a JTAG boundary scan. There are five dual-function pins associated with the JTAG interface. These pins, listed in Table 9, are used to access the on-chip test access port. To enable the JTAG functionality, set the GPIO\_0 through GPIO\_3 pins according to Table 10 depending on how the desired JESD204B sync pin (that is, SYNCINB0+, SYNCINB0-, SYNCINB1+, SYNCINB1-, SYNCBOUTB0+, or SYNCBOUTB0-) is configured in the software (LVDS or CMOS mode). Pull the TEST pin high to enable the JTAG mode.

Table 9. Dual-Function Boundary Scan Test Pins

| Mnemonic | JTAG Mnemonic | Description                  |
|----------|---------------|------------------------------|
| GPIO_4   | TRST          | Test access port reset       |
| GPIO_5   | TDO           | Test data output             |
| GPIO_6   | TDI           | Test data input              |
| GPIO_7   | TMS           | Test access port mode select |
| GPIO_18  | TCK           | Test clock                   |

**Table 10. JTAG Modes** 

| Test Pin Level | GPIO_0 to GPIO_3  | Description                                  |
|----------------|-------------------|----------------------------------------------|
| 0              | XXXX <sup>1</sup> | Normal operation                             |
| 1              | 1001              | JTAG mode with LVDS<br>JESD204B sync signals |
| 1              | 1011              | JTAG mode with CMOS<br>JESD204B sync signals |

<sup>1</sup> X means don't care

# **OUTLINE DIMENSIONS**



Figure 232. 196-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-196-12) Dimensions shown in millimeters

# **ORDERING GUIDE**

| 0.020             |                                                         |                                                                                                                                                                                        |  |  |
|-------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Temperature Range | Package Description                                     | Package Option                                                                                                                                                                         |  |  |
| −40°C to +85°C    | 196-Ball Chip Scale Package Ball Grid Array [CSP_BGA]   | BC-196-12                                                                                                                                                                              |  |  |
| −40°C to +85°C    | 196-Ball Chip Scale Package Ball Grid Array [CSP_BGA]   | BC-196-12                                                                                                                                                                              |  |  |
|                   | Evaluation Board, 2600 MHz Matching Circuits            |                                                                                                                                                                                        |  |  |
|                   | Evaluation Board, 300 MHz to 6000 MHz Matching Circuits |                                                                                                                                                                                        |  |  |
|                   | -40°C to +85°C                                          | -40°C to +85°C 196-Ball Chip Scale Package Ball Grid Array [CSP_BGA] -40°C to +85°C 196-Ball Chip Scale Package Ball Grid Array [CSP_BGA] Evaluation Board, 2600 MHz Matching Circuits |  |  |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.